

# Report on Processor Design and Implementation for the Down-Sampling of an Image

Department of Electronic and Telecommunication Engineering University of Moratuwa

140072H B.H.A.R.A. Bangamuarachchi

140266G A.M.W. Jayawardane

140576G M.J. Seneviratne

140635M K.G. Vidanapathirana

This is submitted as a partial fulfillment for the module EN3030: Circuits & Systems Design

## **Contents**

| 1. | Introduction                              | 4  |
|----|-------------------------------------------|----|
|    | 1.1 Problem Statement                     | 4  |
|    | 1.2 Approach                              | 4  |
|    | 1.3 Additional Features                   | 4  |
| 2. | Algorithm                                 | 5  |
|    | 2.1 Filtering and down sampling algorithm | 5  |
|    | 2.2 Matlab Code                           | 10 |
|    | 2.2 Assembly Code                         | 13 |
| 3. | Instruction Set Architecture              | 15 |
|    | 3.1 Instruction Set                       | 15 |
|    | 3.2 Instruction Set Design Decisions      | 16 |
|    | 3.3 Data Path                             | 18 |
|    | 3.4 Data Path Design Decisions            | 20 |
|    | 3.5 Micro Instructions                    | 21 |
|    | 3.6 Micro-Sequencer                       | 24 |
| 4. | Modules                                   | 25 |
|    | 4.1 Registers                             | 25 |
|    | 4.2 Multiplexer                           | 27 |
|    | 4.3 ALU                                   | 28 |
|    | 4.4 Control Unit                          | 29 |
|    | 4.5 Processor                             | 32 |
|    | 4.6 Communication related modules         | 34 |
|    | 4.7 Memory modules                        | 37 |
|    | 4.8 Cache                                 | 40 |
|    | 4.9 top module                            | 48 |
| 5. | Testing, simulations & modifications      | 49 |
|    | 5.1 Cache Test Results                    | 51 |
| 6. | Result analyzing and verification         | 52 |
|    | 6.1 Generate reference output image       | 52 |
|    | 6.2 Results verification and analysis     | 53 |
|    | 6.3 Error analysis                        | 54 |
|    | 6.4 Timing Analysis                       | 56 |

## FPGA BASED PROCESSOR IMPLEMENTATION

## ELECTRONIC AND TELECOMMUNICATION DEPARTMENT – UNIVERSITY OF MORATUWA

| 7. | Discussion                                 | 57  |
|----|--------------------------------------------|-----|
|    | Design summary                             |     |
|    | Matlab functions used to get FPGA services |     |
|    | References                                 |     |
|    | Appendix                                   |     |
|    | 11.1FPGA Codes                             |     |
|    | 11.2Matlab Codes for FPGA services         |     |
|    | 11.2Wallab Codes for the GA services       | 100 |

## 1. Introduction

This document describes in detail the approach taken to solve the following problem statement. It highlights the unique features present in the processor, justifies the design decisions taken in order to implement those features and finally tests the algorithm and the processor performance against expected output.

#### 1.1 Problem Statement

Design a processor capable of down-sampling an input image in the ratio 2:1 and implement the processor using Verilog HDL on an FPGA.

## 1.2 Approach

- Image is input in to the RAM as a bit stream using UART protocol.
- Instructions are loaded on to the processor (programme memory)
- The algorithm filters the image (using a 3x3 Gaussian kernel) and down-samples at the same time (in order to avoid unnecessary calculations involved in smoothing out pixels that won't be in the output image.). Zero padding is used when necessary to avoid black lines on edges the kernel can't reach.

This algorithm is capable of down-sampling images of variable size with a maximum image size of 512x512. The image can also be rectangular and have odd height or width.

• Final result is stored in the output image RAM and will be obtained as a bit stream through UART and later resized to form a 2D image

## 1.3 Additional Features

- Zero 'Sum of Squared Difference' (SSD) between the Matlab execution and Processor(FPGA) execution of the algorithm.
- Cache Implementation.
- Maximum Image Size of 512\*512 pixels.
- Variable Image Dimensions. Image can be square or rectangular. Dimensions for both height and width can be either odd or even.

## 2. Algorithm

## 2.1 Filtering and down sampling algorithm

As specified in the problem statement the objective of the algorithm is to down sample a given image to half of its original size. When down sampling a given image the effect of high frequency components increases. Hence to reduce the effect fist the image should be low pass filtered to remove high frequency content. Then the down sampling can be carried out.

## The Filter

When deciding the filter there we few options. Median filter, mean filter and Gaussian filter. Mean filter doesn't have a have a good cut off performance but implementation is the easiest. Median filter require consumes lot of hardware resources because there is a sorting process. Gaussian filtering only require addition multiplication and division.



Figure 2.1: 2D Gaussian plot [1]

Since the processor has only basic arithmetic operations the filter was modified to suite the processor specifications



Figure 2.2: Simplified Gaussian Kernel

To simplify the process further and to remove flatting point multiplication the filter was modified as follows.



Figure 2.3: Gaussian Kernel used in processor

## Filtering and the Down sampling Process

For each pixel the kernel will fit its center with the pixel and calculate average value of that image section. Then the kernel will traverse the image as shown in the figure 2.4. After finishing the downward pixels, kernel will move to the next column and store the average value as shown in the figure 2.4. Likewise the filtered image can be stored in the RAM in sequential manner.



Figure 2.4: Filtering Process
As the kernel values only include powers of two in the processor the multiplication is done using

left shifting and division is also done using right shifting hence the equivalent arithmetic operation is floor division.

As specified in the problem statement the image should be down sampled in to half of its original size. To optimize the processes rather than first filtering then down sampling, both were done at the same time. As shown in the figure 2.5 only the relevant down sampled pixel values were calculated.

In order to down sample the image into half the size (height and width) of the original image, this algorithm will take one value per four pixels from the filtered image and store it in the memory to get the output. Values taken from 9x9 filtered image is shown in the Figure 2.5.



Figure 2.4: Selected pixels

#### **Basic Pseudo code**

```
for i = 1 : Height
 for j = 1: Width
        sum = 0
        if ((1, j) \mod (2) == (0,0))
          sum = sum + image(I,j)*4
          sum = sum + image (I,j+1)*2
          sum = sum + image(I,j-1)*2
          sum = sum + image (I+1,j)*2
          sum = sum + image (I-1,j)*2
          sum =sum + image (I-1,j-1)
          sum =sum + image (I-1,j+1)
          sum =sum + image (I+1,j-1)
          sum = sum + image (I+1,j+1)
         filterd_matrix (i/2, j/2) = sum/16
         end
 end
end
```

## **Boundary cases**

The implemented algorithm was developed for variable image sizes where the height and the width of the image is passed to the processor. When implementing the variable image size algorithm the main problem faced was the boundary cases. As shown in figure \*\*\*\* For odd sized image there were no effect of boundary cases but for even sized images the lack of data at the edges comes in to play.



Figure 2.5: Selected Pixels in an image of size 9x9



Figure 2.6: Selected Pixels in an image of size 8x8

To cater to the problem Zero padding was introduced.



Figure 2.7: After Zero padding

#### 2.2 Matlab Code

The algorithm was designed with the following in mind:

- should be as fast and as efficient as possible. Unnecessary calculations are avoided. Due to this, the Gaussian Smoothing and Down-Sampling of the image are carried out simultaneously. This increases efficiency by:
  - Pixels that will not be in the final (down-sampled) image will not smoothed out. Hence reducing the amount of necessary calculations by 4 times.
  - There is no need to iterate through the 2D image array twice due to simultaneous Gaussian Smoothing and Down-Sampling. This reduces execution time by about half.
  - The algorithm should be capable of supporting all the additional features mentioned in the introduction above.

The Matlab implementation of the algorithm is given below:

```
1
       %% Gaussion Smoothing and Down Sampling
       % This is the MATLAB code for the algorithm that will be used for filtering
3
       % and downsampling an input image.
       % This code has been written without the use of inbuilt functions and in a
4
5
       % way to make it easier to be translated into assembly language.
7
       % Image Size: Variable
       % Kernal Size: 3x3
8
9
       % Down sampling ratio: 2:1
10
       % Additional Features: Zero Padding on necessary edges.
11
12
       % NOT in assembly
13 -
      clear all;
14 -
      close all;
15 -
       Im=imread('Fpga3.jpg');
16 -
       ImGr = rgb2gray(Im);
       %imwrite(ImGr, 'in2.png');
17
       % registers RH and RW loaded by two specific memory locations in RAM
18
19
       % loaded by UART
20 -
      [h,w] = size(ImGr);
21
22
       % NOT in assembly
23 -
      figure
24 -
       imshow(ImGr);
25 -
       ImGr=transpose(ImGr);
26
```

```
27
      %% Variable Declaration
28
29
      % input flat image RAM
30 -
      OneD Im = double(ImGr(:));
31
32
      % output flat image RAM
33 -
      temp Im = zeros(floor(h/2)*floor(w/2),1);
34
      % RAM address pointer for output image (register) ARK
35 -
      k = 0;
36
37 -
     Conv sum=double(0); % NOT in assembly
38
39
     % hard coded in assembly
40 -
     ker centre = 4;%4
41 -
     ker middle = 2;%2
42 -
     ker corner = 1;%1
43 -
    ker sum = ker corner*4 + ker middle*4 + ker centre;
44
      88888888888888
45
46
      % register RJ
     j = 0;
47 -
48
      % register RX sampling pointer
49 -
      x = 0;
50
51
      %% Algorithm for ISA. Processing stored bit stream (1-D Image).
52
54 -
         j = j+2;
55 -
         x = x + w; % increment row
56
57
         % register RI
58 -
         i = 0;
59 - while i <= w - 2 % for do-while -2 not needed
60 -
             i = i + 2;
61 -
             x = x + 2;
                          % increment 2:1 coloumn
62
63
             % register RS
64 -
            Conv sum = 0;
65
66
             %following must be in this order grays and yellows
67 -
            Conv sum = Conv sum + (OneD Im(x)*ker centre);
68 -
             x = x - w;
69 -
             Conv sum = Conv sum + (OneD Im(x)*ker middle);
70 -
             x = x - 1;
71 -
             Conv_sum = Conv_sum + (OneD_Im(x)*ker_corner);
72 -
             x = x + w;
73 -
             Conv_sum = Conv_sum + (OneD_Im(x)*ker_middle); %x-1
74
75 -
             if (h-j)~=0
76 -
                 x = x + w;
77 -
                 Conv sum = Conv sum + (OneD Im(x)*ker corner);
78 -
                 x = x + 1;
```

```
79 -
                    Conv sum = Conv sum + (OneD Im(x)*ker middle); %x+w
 80 -
               else
 81 -
                   x = x + 1;
 82 -
                   x = x + w;
 83 -
               end
 84
 85 -
               if (w-i) ~=0
 86 -
                   x = x + 1;
 87 -
                   if (h-j)~=0
 88 -
                       Conv_sum = Conv_sum + (OneD_Im(x)*ker_corner); %x+w+1
 89 -
                       x = x - w;
 90 -
                   else
 91 -
                       x = x - w;
 92 -
                   end
                          %x+1
 93 -
                   Conv sum = Conv sum + (OneD Im(x)*ker middle);
 94 -
                   x = x - w;
 95 -
                   Conv sum = Conv sum + (OneD Im(x)*ker corner); %x-w+l
 96
 97 -
                   x = x + w;
 98 -
                   x = x - 1;
99 -
               else
100 -
                   x = x - w;
101 -
               end
102
103 -
              Conv sum = Conv sum/(ker sum);
104 -
               k = k + 1;
105 -
               temp Im(k) = Conv sum;
106
107 -
          end
108
           %if w is odd add 1 for i incremnts to equal to w ADDRXAC
109 -
           if w - i ~= 0
110 -
                x = x + 1;
111 -
      end
112 -
113
       %% Processing output bit stream. Will not be done on FPGA.
114
      fil_ds_Im = uint8(temp_Im);
115 -
116 -
      result = reshape(fil ds Im,[floor(w/2),floor(h/2)]);
117 -
       figure
      result2 = result';
118 -
119 -
      imshow(result2);
```

# 2.2 Assembly Code

| 1.               | CLAC      | AC          | $\leftarrow$ | 0        |                                                          |
|------------------|-----------|-------------|--------------|----------|----------------------------------------------------------|
| 2.               | CLRX      | RX          | $\leftarrow$ | 0        | (sampling pointer)                                       |
| 3.               | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 4.               | MVACRH    | RH          | $\leftarrow$ | AC       |                                                          |
| 5.               | INCRX_1   | RX          | $\leftarrow$ | RX + 1   |                                                          |
| 6.               | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 7.               | MVACRW    | RW          | $\leftarrow$ | AC       |                                                          |
| 8.               | CLRK      | RK          | $\leftarrow$ | 0        | (output img pointer)                                     |
| 9.               | CLRJ      | RJ          | $\leftarrow$ | 0        | (row pointer)                                            |
| <mark>10.</mark> | INCRJ     | RJ          | $\leftarrow$ | RJ + 2   | (start of row while loop)                                |
| 11.              | INCRX_W   | RX          | $\leftarrow$ | RX + R\  | V                                                        |
| <mark>12.</mark> | CLRI      | RI          | $\leftarrow$ | 0        | (col pointer)                                            |
| 13.              | INCRI     | RI          | $\leftarrow$ | RI + 2   | (start of col while loop)                                |
| 14.              | INCRX     | RX          | $\leftarrow$ | RX + 1   |                                                          |
| 15.              | INCRX     |             |              |          |                                                          |
| 16.              | CLRS      | RS          | $\leftarrow$ | 0        |                                                          |
| 17.              | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 18.              | SHFT2     | AC          | $\leftarrow$ | AC*4     |                                                          |
| 19.              | ADDSUM    | RS          | $\leftarrow$ | RS + AC  | (Matlab line 67)                                         |
| 20.              | DECRX_W   | RX          | $\leftarrow$ | RX – R\  | V                                                        |
| 21.              | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 22.              | SHFT1     | AC          | $\leftarrow$ | AC*2     |                                                          |
| 23.              | ADDSUM    | RS          | $\leftarrow$ | RS + AC  |                                                          |
| 24.              | DECRX     | RX          | $\leftarrow$ | RX - 1   |                                                          |
| 25.              | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 26.              | ADDSUM    | RS          | $\leftarrow$ | RS + AC  |                                                          |
| 27.              | INCRX_W   | RX          | $\leftarrow$ | RX + RV  | V                                                        |
| 28.              | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 29.              | SHFT1     | AC          | $\leftarrow$ | AC*2     |                                                          |
| 30.              | ADDSUM    | RS          | $\leftarrow$ | RS + AC  | (Matlab line 73)                                         |
| 31.              | SUBRHRJ   | AC          | $\leftarrow$ | RH – RJ  | $(Z \leftarrow 1 \text{ (if AC = 0)or } Z \leftarrow 0)$ |
| 32.              | JMPZ [41] | (if $Z = 1$ | : jump       | else : c | ontinue)                                                 |
| 33.              | INCRX_W   | RX          | $\leftarrow$ | RX + R\  | V                                                        |
| 34.              | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 35.              | ADDSUM    | RS          | $\leftarrow$ | RS + AC  |                                                          |
| 36.              | INCRX     | RX          | $\leftarrow$ | RX + 1   |                                                          |
| 37.              | LDACRX    | AC          | $\leftarrow$ | M_I[RX   | []                                                       |
| 38.              | SHFT1     | AC          | $\leftarrow$ | AC*2     |                                                          |
|                  | ADDSUM    | RS          | $\leftarrow$ | RS + AC  |                                                          |
|                  | JUMP [43] |             |              | address  |                                                          |
| 41.              | INCRX     | RX          | $\leftarrow$ | RX + 1   |                                                          |
|                  |           |             |              |          |                                                          |

| 42. INCRX_W               | RX              | $\leftarrow$     | RX + RW                        | (Matlab line 82)                      |
|---------------------------|-----------------|------------------|--------------------------------|---------------------------------------|
| <mark>43. </mark> SUBRWRI | AC              | $\leftarrow$     | RW – RI (Z ←                   | - 1 (if AC = 0) or $Z \leftarrow 0$ ) |
| 44. JMPZ [62]             |                 | (if Z =          | = 1 : jump else                | : continue)                           |
| 45. INCRX                 | RX              | $\leftarrow$     | RX + 1                         | (Matlab line 86)                      |
| 46. SUBRHRJ               | AC              | $\leftarrow$     | RH $-$ RJ ( Z $\leftarrow$     | - 1 or Z ← 0)                         |
| 47. JMPZ [52]             |                 | (if Z =          | = 1 : jump else                | : continue)                           |
| 48. LDACRX                | AC              | $\leftarrow$     | $M_I[RX]$                      |                                       |
| 49. ADDSUM                | RS              | $\leftarrow$     | RS + AC                        |                                       |
| 50. DECRX_W               | RX              | $\leftarrow$     | RX - RW                        |                                       |
| 51. JUMP [53]             | (Jump           | to give          | en address)                    |                                       |
| 52. DECRX_W               | RX              | $\leftarrow$     | RX – RW                        |                                       |
| 53. LDACRX                | AC              | $\leftarrow$     | M_I[RX]                        |                                       |
| 54. SHFT1                 | AC              | $\leftarrow$     | AC*2                           |                                       |
| 55. ADDSUM                | RS              | $\leftarrow$     | RS + AC                        | (Matlab line 93)                      |
| 56. DECRX_W               | RX              | $\leftarrow$     | RX - RW                        |                                       |
| 57. LDACRX                | AC              | $\leftarrow$     | $M_I[RX]$                      |                                       |
| 58. ADDSUM                | RS              | $\leftarrow$     | RS + AC                        |                                       |
| 59. INCRX_W               | RX              | $\leftarrow$     | RX + RW                        |                                       |
| 60. DECRX                 | RX              | $\leftarrow$     | RX - 1                         |                                       |
| 61. JUMP [63]             | (Jump           | to give          | en address)                    |                                       |
| 62. DECRX_W               | RX              | $\leftarrow$     | RX - RW                        |                                       |
| 63. DIVRS                 | RS              | $\leftarrow$     | RS/16                          |                                       |
| 64. INCRK                 | RK              | $\leftarrow$     | RK + 1                         |                                       |
| 65. STRSRK                | M_0[I           | $RK] \leftarrow$ | RS                             |                                       |
| 66. SUBRWRI               | AC              | $\leftarrow$     | RW – RI (Z ←                   | - 1 or Z ←0)                          |
| 67. JMPSP [12]            | (if Z = 1 or AC | = 1: coı         | <mark>ntinue else : jum</mark> | p) (end of col while loop)            |
| 68. ADDRXAC               | RX              | $\leftarrow$     | RX + AC ( add                  | ling 1 for odd, 0 for even)           |
| 69. SUBRHRJ               | AC              | $\leftarrow$     | RH $-$ RJ ( Z $\leftarrow$     | - 1 or Z ← 0)                         |
| 70. JMPSP [9]             | (if Z = 1 or AC | = 1: coı         | ntinue else : jum              | p) (end of row while loop)            |
| 71. END (Notify UART)     |                 |                  |                                |                                       |

# 3. Instruction Set Architecture

## 3.1 Instruction Set

| Instruction   | Operation                                                                          |
|---------------|------------------------------------------------------------------------------------|
| DATA TRANSFER |                                                                                    |
| CLAC          | AC <b>←</b> 0, Z <b>←</b> 1                                                        |
| LDACRX        | $AC \leftarrow M_I[RX]$                                                            |
| MVACRH        | RH←AC                                                                              |
| MVACRW        | RW←AC                                                                              |
| STRSRK        | M_O[RK] ←RS                                                                        |
| CLRX          | RX <b>←</b> 0                                                                      |
| CLRS          | RS←0                                                                               |
| CLRI          | RI←0                                                                               |
| CLRJ          | RJ←0                                                                               |
| CLRK          | RK <b>←</b> 0                                                                      |
|               |                                                                                    |
| CONTROL       |                                                                                    |
| JUMP [T]      | GОТО Т                                                                             |
| JMPZ [T]      | IF (Z=1) GOTO T, else continue                                                     |
| JMPSP [T]     | IF (Z = 0 or AC = 1): continue, else: GOTO T                                       |
| END           | Notify UART                                                                        |
|               |                                                                                    |
| ALU           |                                                                                    |
| ADDRXAC       | RX←RX+AC                                                                           |
| ADDSUM        | RS←RS+AC                                                                           |
| DIVRS         | RS←RS/16                                                                           |
| SUBRHRJ       | $AC \leftarrow RH-RJ$ ; ( $Z \leftarrow 1$ (if $AC = 0$ ), else $Z \leftarrow 0$ ) |
| SUBRWRI       | $AC \leftarrow RW-RI$ ; ( $Z \leftarrow 1$ (if $AC = 0$ ), else $Z \leftarrow 0$ ) |
| INRX          | RX←RX+1                                                                            |
| INRX_W        | RX←RX+RW                                                                           |
| DECRX         | RX←RX-1                                                                            |
| DECRX_W       | RX←RX-RW                                                                           |
| INRI          | RI←RI+2                                                                            |
| INRJ          | RJ←RJ+2                                                                            |
| INRK          | RK←RK+1                                                                            |
| SHFT1         | AC←AC*2                                                                            |
| SHFT2         | AC←AC*4                                                                            |

## 3.2 Instruction Set Design Decisions

#### **Data Transfer Instructions**

LDACRX (AC ← M\_I[RX])

This is the only method of reading the input memory and getting image pixel values into the processor in order to be smoothed.

MVACRH (RH←AC) & MVACRW (RW←AC)

These two instructions are used to transfer the image height and width values to the special purpose registers RH and RW.

```
• CLAC (AC\leftarrow0), CLRX (RX\leftarrow0), CLRS (RS\leftarrow0), CLRI (RI\leftarrow0), CLRI (RK\leftarrow0)
```

These instructions are used to clear (make zero) the specific registers.

• STRSRK  $(M_O[RK] \leftarrow RS)$ 

This is the only method for storing the processed data on output memory. It stores the value in RS register in the output memory location pointed to by the RK register.

#### **Control Instructions**

JUMP [T] [GOTO T]

Used mainly to skip the next few lines of assembly code which are carried out under a different condition.

• JMPZ [T] [IF (Z=1) GOTO T, else continue]

Used in the loop of the Gaussian Kernel as it allows to check for a given condition.

JMPSP [T] [IF (Z = 1 or AC = 1): continue, else: GOTO T]

Used in the two while loops two conditions are checked. This was necessary in order to support variable sized images of odd or even dimensions.

END [Notify UART]

Notifies the UART state machine that the processing is complete.

#### **Arithmetic Instructions**

ADDRXAC (RX←RX+AC)

Used to update the RX register which is the pointer to the input memory.

ADDSUM (RS←RS+AC)

Used to update the RS register which stores the current sum of the gaussian kernel operations.

• **DIVRS** (RS←RS/16)

Used to calculate the final smoothed pixel value by dividing the sum of the kernel by 16.

• SUBRHRJ (AC←RH-RJ)

Used to decide whether all rows of the image have been processed.

• SUBRWRI (AC←RW-RI)

Used to decide whether all columns of the image have been processed.

INRI (RI←RI+2), INRJ (RJ←RJ+2), INRK (RK←RK+1), INRX (RX←RX+1),
 DECRX (RX←RX-1)

Used to increment or decrement the value in the specified register by 1.

INRX\_W (RX←RX+RW), DECRX\_W (RX←RX-RW)

Used to increment or decrement the value in the RX register by the width of the image. This is used when traversing through the pixels inside the kernel.

• SHFT1 (AC $\leftarrow$ AC\*2), SHFT2 (AC $\leftarrow$ AC\*4)

Used to multiply the value in the AC register by 2 or 4. Used mainly in the kernel calculations.

## 3.3 Data Path



Figure 3.1: Datapath



Figure 3.2: Control Unit

## **Registers and Memory**

| Register             | Code  | Size (bit) | Purpose                     |
|----------------------|-------|------------|-----------------------------|
| Program Counter      | PC    | 8          | Tracks Instructions.        |
| Instruction Register | IR    | 8          | Current Instruction.        |
| Accumulator          | AC    | 19         | Output register of ALU.     |
| Register X           | RX    | 19         | Input image current pixel.  |
| Register S           | RS    | 12         | Store sum of convolution.   |
| Register I           | RI    | 12         | Image column position.      |
| Register J           | RJ    | 12         | Image row position.         |
| Register K           | RK    | 19         | Output image current pixel. |
| Register H           | RH    | 12         | Store input image height.   |
| Register W           | RW    | 12         | Store input image width.    |
|                      |       |            |                             |
| MEMORY PARTS         |       |            |                             |
| Instruction RAM      | M_INS | 2^8        | Store program instructions  |
| Input Image RAM      | M_I   | 2^19       | Store input image           |
| Output Image RAM     | M_0   | 2^17       | Store output image          |

## 3.4 Data Path Design Decisions

## **Registers and Busses**

• PC and IR are 8-bit and allows a program of 0-255 instructions to be stored. The Assembly code is 71 instructions and therefore it's within the range.

The processor supports a maximum image size of 512\*512 pixels. Therefor the size of registers in the data path are determined by the maximum range of numerical data they should be able to store:

- AC and RX which store the pixel number (address) are 19-bit in order to addresses a 512\*512 image. [512\*512 => 9bit+9bit = 18bit => 19bit]
- Because of AC and RX, B-Bus (B-Mux) is 19-bit.
- RS is used to store the sum of the Gaussian Smoothing kernel. Therefore. It should be able to store values ranging from 0 to a maximum of 9(pixels) \* 255(max 8-bit pixel value). 9 => 4-bit & 255 => 8-bit. So, RS is 4+8 = 12-bit.
- Because of RS, A-Bus (A-Mux) was made 12-bit. All other registers which are connected to
  A-Bus were also made 12-bit in order to avoid unnecessary complexity as 12-bit is more
  than enough for them.
- RW is connected to both A-Bus and B-Bus in order to support both SUBRWRI and INRX\_W instructions. (RH only needs to be connected to B-Bus for the purpose of this algorithm but is connected to both busses to maintain symmetricity.)

## **Control Signals**

Each register has two control signals to Clear and Load-From-AC.

AC register has 4 control signals as it has two input lines and a pass function.

ALU control signals are 3-bit as there are exactly 8 ALU operations.

## **3.5 Micro Instructions**

| FETCH         FETCH1         RD_MINS<br>RD_MINS, LD_MINS_IR           FETCH2         (IR ← M_INS)         RD_MINS, LD_MINS_IR           INC_PC         INC_PC                                                                                                                                                                             | Instruction                             | Micro Instructions (Operations)         | Control Signals     |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|---------------------|--|--|--|--|--|--|--|--|
| (PC←PC+1)   INC_PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | FETCH                                   | FETCH1                                  | RD_MINS             |  |  |  |  |  |  |  |  |
| LDACRX (AC ← M_I[RX])         LDACRX1         RD_MII           LDACRX2 (AC ← M_I)         RD_MII, LD_MI_AC           MVACRH (RH ← AC)         LD_AC_RH           MVACRW (RW ← AC)         MVACRW (RW ← AC)         LD_AC_RW           STRSRK (M_O[RK] ← RS)         STRSRK1         WR_MO           STRSRK (M_O[RK] ← RS)         STRSRK2 (M_O ← RS)         WR_MO           CLAC (AC ← O)         CLAC (AC ← O, Z = 0)         CLR_AC           CLRX (RX ← O)         CLR, RX         CLR_RS           CLRI (RI ← O)         CLR, RX         CLR_RS           CLRI (RI ← O)         CLR, RI         CLR, RI           CLRI (RI ← O)         CLR, RI         CLR, RI           CLRK (RX ← O)         CLR, RX         CLR_RI           CLRK (RX ← O)         CLR, RX         CLR_RI           CLRX (RX ← CO)         CLR, RX         CLR_RI           CLRX (RX ← CO)         CLR, RX         AMUX_RS           BMUX_RX         (Cbus ← Abus + Bbus)         ALU_1           LD_AC_RX         LD_AC_RX           ADDSUM1 (AC ← RS + AC)         LD_AC_RX           DIVRS (RS ← AC)         LD_AC_RS           DIVRS (RS ← AC)         LD_AC_RS           DIVRS (RS ← AC)         LD_AC_RS           DIVRS ( |                                         | FETCH2 (IR← M_INS)                      | RD_MINS, LD_MINS_IR |  |  |  |  |  |  |  |  |
| LDACRX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         | (PC←PC+1)                               | INC_PC              |  |  |  |  |  |  |  |  |
| LDACRX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| LDACRX2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| MVACRH         (RH←AC)         LD_AC_RH           MVACRW         (RW←AC)         LD_AC_RW           MVACRW         (RW←AC)         LD_AC_RW           STRSRK         (M_O[RK] ←RS)         WR_MO           STRSRK2         (M_O←RS)         WR_MO           CLAC         (AC←0)         CLR_AC           CLRX         (RX←0)         CLR_AC           CLRS         (RS←0)         CLR_RX           CLRS         (RS←0)         CLR_RX           CLRI         (RI←0)         CLR_RI           CLR         (RI         (RI           ADDRXAC         (RX←RX+AC)         LD_AC_RS           ADDXAC2         (AC←RS+AC)         LD_AC_RX           ADDSUM         (RS←RS+AC)         AMUX_RS           BMUX_AC                                                                                                                        | <b>LDACRX</b> (AC $\leftarrow$ M_I[RX]) | LDACRX1                                 | RD_MI               |  |  |  |  |  |  |  |  |
| MVACRW (RW←AC) MVACRW (RW←AC) LD_AC_RW  STRSRK (M_O[RK] ←RS) STRSRK1 WR_MO  CLAC (AC←0) CLAC (AC←0, Z = 0) CLR_AC  CLRX (RX←0) CLRX (RX←0) CLR_EX  CLRS (RS←0) CLR (RS←0) CLR_RS  CLRI (RI←0) CLRI (RI←0) CLR RI  CLRI (RI←0) CLRI (RI←0) CLR RI  CLRK (RK←0) CLRK (RK←0) CLR_RR  CLRK (RK←0) CLRK (RK←0) CLR_RR  ADDRXAC (RX←RX+AC) ADDRXAC1 (RS←AC) LD_AC_RS  ADDRXAC2 (AC←RS+RX) AMUX_RS  BMUX_RX  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  ADDSUM (RS←RS+AC) ADDSUM1 (AC←RS+AC) AMUX_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  ADDSUM2 (RS←AC) LD_AC_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  ADDSUM2 (RS←AC) LD_AC_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         | LDACRX2 (AC←M_I)                        | RD_MI, LD_MI_AC     |  |  |  |  |  |  |  |  |
| MVACRW (RW←AC) MVACRW (RW←AC) LD_AC_RW  STRSRK (M_O[RK] ←RS) STRSRK1 WR_MO  CLAC (AC←0) CLAC (AC←0, Z = 0) CLR_AC  CLRX (RX←0) CLRX (RX←0) CLR_EX  CLRS (RS←0) CLR (RS←0) CLR_RS  CLRI (RI←0) CLRI (RI←0) CLR RI  CLRI (RI←0) CLRI (RI←0) CLR RI  CLRK (RK←0) CLRK (RK←0) CLR_RR  CLRK (RK←0) CLRK (RK←0) CLR_RR  ADDRXAC (RX←RX+AC) ADDRXAC1 (RS←AC) LD_AC_RS  ADDRXAC2 (AC←RS+RX) AMUX_RS  BMUX_RX  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  ADDSUM (RS←RS+AC) ADDSUM1 (AC←RS+AC) AMUX_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  ADDSUM2 (RS←AC) LD_AC_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  ADDSUM2 (RS←AC) LD_AC_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| MVACRW (RW←AC) MVACRW (RW←AC) LD_AC_RW  STRSRK (M_O[RK] ←RS) STRSRK1 WR_MO  CLAC (AC←0) CLAC (AC←0, Z = 0) CLR_AC  CLRX (RX←0) CLRX (RX←0) CLR_EX  CLRS (RS←0) CLR (RS←0) CLR_RS  CLRI (RI←0) CLRI (RI←0) CLR RI  CLRI (RI←0) CLRI (RI←0) CLR RI  CLRK (RK←0) CLRK (RK←0) CLR_RR  CLRK (RK←0) CLRK (RK←0) CLR_RR  ADDRXAC (RX←RX+AC) ADDRXAC1 (RS←AC) LD_AC_RS  ADDRXAC2 (AC←RS+RX) AMUX_RS  BMUX_RX  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  ADDSUM (RS←RS+AC) ADDSUM1 (AC←RS+AC) AMUX_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  ADDSUM2 (RS←AC) LD_AC_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  BMUX_AC  (Cbus←Abus+Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  ADDSUM2 (RS←AC) LD_AC_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (5.17.10)                               | (21)                                    |                     |  |  |  |  |  |  |  |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MVACRH (RH←AC)                          | MVACRH (RH←AC)                          | LD_AC_RH            |  |  |  |  |  |  |  |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BANACDIAL (DIALEAC)                     | NAVACDIAL (DIALE AC)                    | LD AC DW            |  |  |  |  |  |  |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | WVACKW (KWVAC)                          | IVIVACRW (RW CAC)                       | LD_AC_RW            |  |  |  |  |  |  |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | STRSRK (M O[RK] ←RS)                    | STRSRK1                                 | WR MO               |  |  |  |  |  |  |  |  |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (M_Opinion)                             |                                         |                     |  |  |  |  |  |  |  |  |
| CLRX         (RX←0)         CLR_RX           CLRS         (RS←0)         CLR_RS           CLRI         (RI←0)         CLR_RI           CLRJ         (RI←0)         CLR_RI           CLRJ         (RI←0)         CLR_RI           CLRK         (RK←0)         CLR_RK           ADDRXAC         (RX←RX+AC)         ADDRXAC1         (RS←AC)         LD_AC_RS           ADDRXAC2         (AC←RS+RX)         AMUX_RS           BMUX_RX         ALU_1         LD_ALU_AC           LD_AC_RX         ADDRXAC3         (RX←AC)         LD_AC_RX           ADDSUM         (RS←RS+AC)         AMUX_RS         BMUX_AC           ADDSUM1         (AC←RS+AC)         AMUX_RS         BMUX_AC           ADDSUM2         (RS←AC)         LD_AC_RS           DIVRS         (RS←RS/16)         DIVRS1         (RS←RS>>>4)         AMUX_RS           DIVRS         (Cbus←Abus>>>4)         ALU_2                                                                                                                                                                                                                                                                                                                           |                                         | \                                       |                     |  |  |  |  |  |  |  |  |
| CLRX         (RX←0)         CLR_RX           CLRS         (RS←0)         CLR_RS           CLRI         (RI←0)         CLR_RI           CLRJ         (RI←0)         CLR_RI           CLRJ         (RI←0)         CLR_RI           CLRK         (RK←0)         CLR_RK           ADDRXAC         (RX←RX+AC)         ADDRXAC1         (RS←AC)         LD_AC_RS           ADDRXAC2         (AC←RS+RX)         AMUX_RS           BMUX_RX         ALU_1         LD_ALU_AC           LD_AC_RX         ADDRXAC3         (RX←AC)         LD_AC_RX           ADDSUM         (RS←RS+AC)         AMUX_RS         BMUX_AC           ADDSUM1         (AC←RS+AC)         AMUX_RS         BMUX_AC           ADDSUM2         (RS←AC)         LD_AC_RS           DIVRS         (RS←RS/16)         DIVRS1         (RS←RS>>>4)         AMUX_RS           DIVRS         (Cbus←Abus>>>4)         ALU_2                                                                                                                                                                                                                                                                                                                           | CLAC (AC←0)                             | CLAC (AC←0, Z = 0)                      | CLR AC              |  |  |  |  |  |  |  |  |
| CLRI         (RI←0)         CLR_RI           CLRJ         (RJ←0)         CLR_RI           CLRK         (RK←0)         CLR_RK           ADDRXAC         (RX←RX+AC)         ADDRXAC1         (RS←AC)         LD_AC_RS           ADDRXAC2         (AC←RS+RX)         AMUX_RS           BMUX_RX         BMUX_RX           (Cbus←Abus+Bbus)         ALU_1           LD_ALU_AC         LD_AC_RX           ADDSUM         (RS←RS+AC)         AMUX_RS           BMUX_AC         BMUX_AC           (Cbus←Abus+Bbus)         ALU_1           LD_ALU_AC         LD_ALU_AC           LD_ALU_AC         LD_AC_RS           DIVRS         (RS←RS/16)         DIVRS1         (RS←RS>>>4)         AMUX_RS           Cbus←Abus>>>>4)         ALU_2         AMUX_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ` '                                     | `                                       |                     |  |  |  |  |  |  |  |  |
| CLRJ         (RJ←0)         CLR_RJ           CLRK         (RK←0)         CLR_RK           ADDRXAC         (RX←RX+AC)         ADDRXAC1         (RS←AC)         LD_AC_RS           ADDRXAC2         (AC←RS+RX)         AMUX_RS           BMUX_RX         BMUX_RX           LD_ALU_AC         LD_ALU_AC           ADDRXAC3         (RX←AC)         LD_AC_RX           ADDSUM         (RS←RS+AC)         AMUX_RS           BMUX_AC         (Cbus←Abus+Bbus)         ALU_1           LD_ALU_AC         LD_ALU_AC           ADDSUM2         (RS←AC)         LD_AC_RS           DIVRS         (RS←RS/16)         DIVRS1         (RS←RS>>>4)         AMUX_RS           AMUX_RS         (Cbus←Abus>>>4)         ALU_2         AMUX_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CLRS (RS←0)                             | CLRS (RS←0)                             | CLR_RS              |  |  |  |  |  |  |  |  |
| CLRK         (RK←0)         CLR_RK           ADDRXAC         (RX←RX+AC)         ADDRXAC1         (RS←AC)         LD_AC_RS           ADDRXAC2         (AC←RS+RX)         AMUX_RS           BMUX_RX         BMUX_RX           LD_ALU_AC         LD_ALU_AC           ADDRXAC3         (RX←AC)         LD_AC_RX           ADDSUM         (RS←RS+AC)         AMUX_RS           BMUX_AC         BMUX_AC           (Cbus←Abus+Bbus)         ALU_1           LD_ALU_AC         LD_ALU_AC           ADDSUM2         (RS←AC)         LD_AC_RS           DIVRS         (RS←RS/16)         DIVRS1         (RS←RS>>>4)         AMUX_RS           ALU_2         AMUX_RS         ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CLRI (RI←0)                             | CLRI (RI←0)                             | CLR_RI              |  |  |  |  |  |  |  |  |
| ADDRXAC (RX←RX+AC) ADDRXAC1 (RS←AC) LD_AC_RS  ADDRXAC2 (AC←RS+RX) AMUX_RS  BMUX_RX  (Cbus←Abus + Bbus) ALU_1  LD_ALU_AC  ADDRXAC3 (RX←AC) LD_AC_RX  ADDSUM (RS←RS+AC) ADDSUM1 (AC←RS+AC) AMUX_RS  BMUX_RS  BMUX_AC  (Cbus←Abus + Bbus) ALU_1  LD_ALU_AC  (Cbus←Abus + Bbus) ALU_1  LD_ALU_AC  LD_AC_RS  DIVRS (RS←RS/16) DIVRS1 (RS←RS>>>4) AMUX_RS  (Cbus←Abus>>>4) AMUX_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CLRJ (RJ←0)                             | CLRJ (RJ←0)                             | CLR_RJ              |  |  |  |  |  |  |  |  |
| ADDRXAC2 (AC←RS+RX)  BMUX_RX  (Cbus←Abus + Bbus)  ALU_1  LD_ALU_AC  ADDRXAC3 (RX←AC)  ADDSUM1 (AC←RS+AC)  ADDSUM1 (AC←RS+AC)  BMUX_RS  BMUX_RS  BMUX_RS  BMUX_AC  (Cbus←Abus + Bbus)  ALU_1  LD_ALU_AC  LD_ALU_AC  LD_ALU_AC  LD_ALU_AC  LD_ALU_AC  ADDSUM2 (RS←AC)  LD_AC_RS  DIVRS (RS←RS/16)  DIVRS1 (RS←RS>>>4)  AMUX_RS  AMUX_RS  AMUX_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CLRK (RK←0)                             | CLRK (RK←0)                             | CLR_RK              |  |  |  |  |  |  |  |  |
| ADDRXAC2 (AC←RS+RX)  BMUX_RX  (Cbus←Abus + Bbus)  ALU_1  LD_ALU_AC  ADDRXAC3 (RX←AC)  ADDSUM1 (AC←RS+AC)  ADDSUM1 (AC←RS+AC)  BMUX_RS  BMUX_RS  BMUX_RS  BMUX_AC  (Cbus←Abus + Bbus)  ALU_1  LD_ALU_AC  LD_ALU_AC  LD_ALU_AC  LD_ALU_AC  LD_ALU_AC  ADDSUM2 (RS←AC)  LD_AC_RS  DIVRS (RS←RS/16)  DIVRS1 (RS←RS>>>4)  AMUX_RS  AMUX_RS  AMUX_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| BMUX_RX     (Cbus←Abus + Bbus)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ADDRXAC (RX←RX+AC)                      |                                         |                     |  |  |  |  |  |  |  |  |
| (Cbus←Abus + Bbus)       ALU_1         LD_ALU_AC       LD_AC_RX         ADDSUM (RS←RS+AC)       ADDSUM1 (AC←RS+AC)       AMUX_RS         BMUX_AC       BMUX_AC         (Cbus←Abus + Bbus)       ALU_1         LD_ALU_AC       LD_AC_RS         DIVRS (RS←RS/16)       DIVRS1 (RS←RS>>>4)       AMUX_RS         (Cbus←Abus>>>4)       ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | ADDRXAC2 (AC←RS+RX)                     |                     |  |  |  |  |  |  |  |  |
| LD_ALU_AC     ADDRXAC3 (RX←AC)   LD_AC_RX     ADDSUM (RS←RS+AC)   ADDSUM1 (AC←RS+AC)   AMUX_RS     BMUX_AC     (Cbus←Abus + Bbus)   ALU_1     LD_ALU_AC     LD_ALU_AC     ADDSUM2 (RS←AC)   LD_AC_RS     DIVRS (RS←RS/16)   DIVRS1 (RS←RS>>>4)   AMUX_RS     (Cbus←Abus>>>4)   ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| ADDRXAC3       (RX←AC)       LD_AC_RX         ADDSUM       (AC←RS+AC)       AMUX_RS         BMUX_AC       BMUX_AC         (Cbus←Abus+Bbus)       ALU_1         LD_ALU_AC       LD_AC_RS         ADDSUM2       (RS←AC)       LD_AC_RS         DIVRS       (RS←RS/16)       DIVRS1       (RS←RS>>>4)       AMUX_RS         (Cbus←Abus>>>4)       ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         | (Cbus←Abus + Bbus)                      |                     |  |  |  |  |  |  |  |  |
| ADDSUM (RS←RS+AC)       ADDSUM1 (AC←RS+AC)       AMUX_RS         BMUX_AC       BMUX_AC         (Cbus←Abus+Bbus)       ALU_1         LD_ALU_AC       LD_AC_RS         ADDSUM2 (RS←AC)       LD_AC_RS         DIVRS (RS←RS/16)       DIVRS1 (RS←RS>>>4)       AMUX_RS         (Cbus←Abus>>>4)       ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| BMUX_AC   (Cbus←Abus + Bbus)   ALU_1   LD_ALU_AC   LD_ALU_AC   LD_AC_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         | ADDRXAC3 (RX←AC)                        | LD_AC_RX            |  |  |  |  |  |  |  |  |
| BMUX_AC   (Cbus←Abus + Bbus)   ALU_1   LD_ALU_AC   LD_ALU_AC   LD_AC_RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADDCHM (DC/DC+AC)                       | ADDSUM1 (ACZ-DS: AC)                    | ANALIV DC           |  |  |  |  |  |  |  |  |
| (Cbus←Abus + Bbus)       ALU_1         LD_ALU_AC       LD_AC_RS         ADDSUM2 (RS←AC)       LD_AC_RS         DIVRS (RS←RS/16)       DIVRS1 (RS←RS>>>4)       AMUX_RS         (Cbus←Abus>>>4)       ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ADDSUM (RS RS+AC)                       | ADDSUMI (ACCRS+AC)                      | _                   |  |  |  |  |  |  |  |  |
| LD_ALU_AC         ADDSUM2 (RS←AC)       LD_AC_RS         DIVRS (RS←RS/16)       DIVRS1 (RS←RS>>>4)       AMUX_RS         (Cbus←Abus>>>4)       ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         | (Chus ← Ahus + Rhus)                    | _                   |  |  |  |  |  |  |  |  |
| ADDSUM2 (RS←AC)       LD_AC_RS         DIVRS (RS←RS/16)       DIVRS1 (RS←RS>>>4)       AMUX_RS         (Cbus←Abus>>>4)       ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         | (CDUST ADUS + DDUS)                     |                     |  |  |  |  |  |  |  |  |
| DIVRS (RS←RS/16)         DIVRS1 (RS←RS>>>4)         AMUX_RS           (Cbus←Abus>>>4)         ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         | ADDSUM2 (RS←ΔC)                         |                     |  |  |  |  |  |  |  |  |
| (Cbus←Abus>>>4) ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         | ADDONIZ (NO AC)                         |                     |  |  |  |  |  |  |  |  |
| (Cbus←Abus>>>4) ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |                                         |                     |  |  |  |  |  |  |  |  |
| (Cbus←Abus>>>4) ALU_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DIVRS (RS\(-\text{RS}/16\)              | DIVRS1 (RS←RS>>>4)                      | AMUX RS             |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 110 (110) 10)                           | ` '                                     | _                   |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         | (11111111111111111111111111111111111111 | _                   |  |  |  |  |  |  |  |  |

|                    |                     | LD_AC_RS  |
|--------------------|---------------------|-----------|
|                    |                     |           |
| SUBRHRJ (AC←RH-RJ) | SUBRHRJ (AC←RH-RJ)  | AMUX_RJ   |
|                    | ·                   | BMUX RH   |
|                    | (Cbus← Bbus – Abus) | ALU_3     |
|                    | ·                   | LD_ALU_AC |
|                    |                     |           |
| SUBRWRI (AC←RW-RI) | SUBRWRI (AC←RW-RI)  | AMUX_RI   |
|                    |                     | BMUX_RW   |
|                    | (Cbus← Bbus – Abus) | ALU_3     |
|                    |                     | LD_ALU_AC |
|                    |                     |           |
| INRI (RI←RI+2)     | INRI1               | AMUX_RI   |
|                    | (Cbus←Abus + 2)     | ALU_4     |
|                    |                     | PASS_AC   |
|                    | (RI←AC)             | LD_AC_RI  |
|                    |                     |           |
| INRJ (RJ←RJ+2)     | INRJ1               | AMUX_RJ   |
|                    | (Cbus←Abus + 2)     | ALU_4     |
|                    |                     | PASS_AC   |
|                    | (RJ←AC)             | LD_AC_RJ  |
|                    |                     |           |
|                    |                     |           |
| INRK (RK←RK+1)     | INRK                | BMUX_RK   |
|                    | (Cbus←Bbus + 1)     | ALU_5     |
|                    |                     | PASS_AC   |
|                    | (RK←AC)             | LD_AC_RK  |
|                    |                     |           |
|                    |                     |           |
|                    |                     |           |
| INRX (RX←RX+1)     | INRX                | BMUX_RX   |
|                    | (Cbus←Bbus + 1)     | ALU_5     |
|                    |                     | PASS_AC   |
|                    |                     | LD_AC_RX  |
|                    |                     |           |
| DECRX (RX←RX-1)    | DECRX               | BMUX_RX   |
|                    | (Cbus←Bbus - 1)     | ALU_6     |
|                    |                     | PASS_AC   |
|                    |                     | LD_AC_RX  |
|                    |                     |           |
|                    |                     |           |
| INRX_W (RX←RX+RW)  | INRX_W              | AMUX_RW   |
|                    |                     | BMUX_RX   |
|                    | (Cbus←Abus + Bbus)  | ALU_1     |
|                    |                     | PASS_AC   |
|                    |                     | LD_AC_RX  |

| DECRX_W (RX←RX-RW) | DECRX_W                                        | AMUX_RW   |
|--------------------|------------------------------------------------|-----------|
|                    |                                                | BMUX_RX   |
|                    | (Cbus← Bbus – Abus)                            | ALU_3     |
|                    |                                                | PASS_AC   |
|                    |                                                | LD_AC_RX  |
| SHFT1 (AC←AC*2)    | SHFT1                                          | BMUX_AC   |
|                    | (Cbus←Bbus << 1)                               | ALU 7     |
|                    |                                                | LD_ALU_AC |
| SHFT2 (AC←AC*4)    | SHFT2                                          | BMUX_AC   |
|                    | (Cbus←Bbus << 2)                               | ALU_8     |
|                    |                                                | LD_ALU_AC |
| JUMP [T]           | [GOTO T]                                       |           |
|                    | JUMP1                                          | RD_MINS   |
|                    | JUMP2 (IR← M_INS)                              | RD_MINS   |
|                    | (PC←IR)                                        | LD_IR_PC  |
| JMPZ [T]           | [IF (Z=1) GOTO T, else continue]               |           |
| (Z!=0)             | JMPZ1                                          | RD_MINS   |
|                    | JMPZ2 (IR← M_INS)                              | RD_MINS   |
|                    | (PC←IR)                                        | LD_IR_PC  |
| (Z=0)              | JMPZN1 (PC← PC+1)                              | INC_PC    |
| JMPSP [T]          | [IF (Z = 1 or AC = 1): continue, else: GOTO T] |           |
| (Z!=1 and AC!=1)   | JMPSP1                                         | RD_MINS   |
|                    | JMPSP2 (IR← M_INS)                             | RD_MINS   |
|                    | (PC←IR)                                        | LD_IR_PC  |
| (Z=1 or AC=1)      | JMPSPN1 (PC← PC+1)                             | INC_PC    |
| END                | [Notify UART]                                  | END       |
|                    |                                                |           |

# 3.6 Micro-Sequencer

|     |                   | Microinstruct | North            | IRT | 7 74 | NINS    | <b>≥</b> 3 | NS IR                | _AC(0)      | _AC(1)       | _RH(2)  | RS(4) | _RX(5) | _RI(6) | _KJ(7)      | 3_PC   | PC  | AC(0)     | 3X(2) | RI(3) | RJ(4)     | RS(0)      |            | _RI(1)     | _RW(4)     | _RH(0)     | BMUX_RX(3) | _RW(1)   |          | 2(1)     | 3(2)     | 4(3)     | 5(4)     | (5)9           | (0)/-    | AC   | S_R     |     |          |
|-----|-------------------|---------------|------------------|-----|------|---------|------------|----------------------|-------------|--------------|---------|-------|--------|--------|-------------|--------|-----|-----------|-------|-------|-----------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|----------|----------|----------------|----------|------|---------|-----|----------|
|     | (STATE)<br>OPCODE | ion           | Next             | S   | Z Z1 | RD_MINS | a, s       | WK_MID<br>LD MINS IR | LD_MI_AC(0) | LD_ALU_AC(1) | LD_AC   | LD_AC | LD_AC. | LD_AC  | LD_AC_RX(8) | ILD_IF | INC | CLR_AC(0) | CLR   | CLR_  | CLR_RJ(4) | AMUX RS(0) | AMUX_RJ(2) | AMUX_RI(1) | AMUX_RW(4) | BMUX_RH(0) | BMUX       | BMUX     | ALU 1(0) | ALU_2(1) | ALU_3(2) | ALU_4(3) | ALU_5(4) | ALU_6(5)       | ALU 8(7) | PASS | PASS_IR | END |          |
|     | 0                 | START         | FETCH1           | 1   |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            | 4        |          | -        |          |          |          | +              |          | 4    |         | +   | 4        |
|     | 1                 | FETCH1        | FETCH2           |     |      | 1       |            |                      |             | -            |         |       |        |        | +           |        |     |           | -     |       |           |            |            |            |            | +          |            |          |          | +        | -        |          |          | -              |          | +    |         | +   | +        |
|     | 2                 | FETCH2        | OPCODE           |     |      | 1       |            | 1                    |             |              |         |       |        |        |             |        | 1   |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | +        |
|     |                   | -             |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | ٦        |
| 1   | 3                 | LDACRX1       | LDACRX2          |     |      |         | 1          |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     |          |
|     | 4                 | LDACRX2       | FETCH1           |     |      |         | 1          |                      | 1           |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          | 4    |         | _   | _        |
| 2   | 5                 | MVACRH1       | FETCH1           |     |      |         |            |                      |             | 4            | 1       |       |        |        |             |        |     |           |       |       |           |            |            |            |            | -          |            |          |          |          |          |          |          | -              |          | +    |         | +   | 4        |
|     | 3                 | INIVACKET     | LE I CHI         |     |      |         |            |                      |             |              | 1       |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            | _        |          |          |          |          |          |                |          |      |         | +   | +        |
| 3   | 6                 | MVACRW1       | FETCH1           |     |      |         |            |                      |             |              |         | 1     |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          | ļ              |          |      |         |     | _        |
| 4   | 7                 | STRSRK1       | STRSRK2          |     |      |         |            | 1                    |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | ٦        |
|     | 8                 | STRSRK2       | FETCH1           |     |      |         |            | 1                    |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     |          |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          | 45   |         | I   | J        |
| 5   |                   | CLAC          | FETCH1           |     |      |         |            |                      |             |              | _       |       |        |        |             |        |     | 1         |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         | _   | 4        |
| 6   |                   | CLRX          | FETCH1           |     |      |         |            |                      |             |              | +       |       |        |        |             |        |     |           | 1     |       |           |            |            |            |            |            |            | +        |          |          |          |          |          | +              |          | +    |         | +   | 4        |
| 7 8 |                   | CLRS<br>CLRI  | FETCH1<br>FETCH1 |     |      |         |            |                      |             |              | +       |       |        |        |             |        |     | -         | L     | 1     |           |            |            |            |            |            |            |          |          |          |          |          |          | +              |          |      |         | +   | $\dashv$ |
| 9   |                   | CLRJ          | FETCH1           |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       | 1         |            |            |            |            |            |            | 1        |          |          |          |          |          |                |          |      |         | +   | ٦        |
| 10  |                   | CLRK          | FETCH1           |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           | 1          |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         | I   |          |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          | 4              |          | 4    |         | Д   | _        |
| 11  |                   | ADDRXAC1      | ADDRXAC2         |     |      |         |            |                      |             |              |         | 1     | 1 1    |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | -        |
|     | 16                | ADDRXAC2      | FETCH1           |     |      |         |            |                      |             | 1            |         | -     | 1      |        | _           |        |     |           | -     |       |           | 1          | L          |            |            | +          | 1          | -        |          | L        | $\vdash$ |          |          | $\blacksquare$ |          | 1    |         | +   | +        |
| 12  | 17                | ADDSUM1       | ADDSUM2          |     |      |         |            |                      |             | 1            |         |       |        |        |             |        |     |           |       |       |           | 1          | L          |            |            | 1          |            |          | -        | L        | 1        |          |          | 1              |          |      |         | +   | ┪        |
|     | 18                | ADDSUM2       | FETCH1           |     |      |         |            |                      |             |              |         | 1     |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     |          |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | ┚        |
| 13  | 19                | DIVRS1        | FETCH1           |     |      |         |            |                      |             | 1            |         | 1     |        |        |             |        |     |           |       |       |           | 1          | L          |            |            | -          |            | _        |          | 1        | -        |          |          | _              |          | 1    |         | _   | 4        |
| 14  | 20                | SUBRHRJ       | FETCH1           |     |      |         |            |                      |             | 1            |         |       |        |        |             |        |     |           |       |       |           |            | 1          |            |            | 1          |            | -        |          |          | 1        |          |          | +              |          | +    |         | +   | -        |
| 14  | 20                | JODINING      | TETCHI           |     |      |         |            |                      |             | _            |         |       |        |        |             |        |     |           |       |       |           |            | -          |            |            | +          |            |          |          |          | +        |          |          |                |          |      |         | _   | +        |
| 15  | 21                | SUBRWRI       | FETCH1           |     |      |         |            |                      |             | 1            |         |       |        |        |             |        |     |           |       |       |           |            |            | 1          |            |            |            | 1        |          |          | 1        |          |          |                |          |      |         |     | Ι        |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            | _        |          |          |          |          |          |                |          | 4    |         | _   | 4        |
| 16  | 22                | INRI1         | FETCH1           |     |      |         |            |                      |             | 1            |         |       |        | 1      |             |        |     |           |       |       |           |            |            | 1          |            |            |            |          |          |          |          | 1        |          |                |          | 1    |         | +   | 4        |
| 17  | 23                | INRJ1         | FETCH1           |     |      |         |            |                      |             | 1            |         |       |        |        | 1           |        |     |           |       |       |           |            | 1          |            |            |            |            |          |          |          |          | 1        |          |                |          | 1    |         | -   | -        |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | ╛        |
| 18  | 24                | INRK          | FETCH1           |     |      |         |            |                      |             | 1            |         |       |        |        | 1           |        |     |           |       |       |           |            |            |            |            |            |            | _        | 1        |          | _        |          | 1        | _              |          | 1    |         |     | _        |
| 19  | 25                | INRX          | FETCH1           | -   |      |         |            |                      |             | 1            |         |       | 1      |        | _           |        |     |           |       |       |           |            |            |            |            | +          | 1          | $\dashv$ |          |          | -        |          | 1        | +              |          | 1    |         | +   | 4        |
| 19  | 25                | IINKA         | LE I CHI         |     |      |         |            |                      |             |              |         |       | 1      |        |             |        |     |           |       |       |           |            |            |            |            |            | 1          |          |          |          |          |          | 1        |                |          |      |         | +   | ۲        |
| 20  | 26                | DECRX         | FETCH1           |     |      |         |            |                      |             | 1            |         |       | 1      |        |             |        |     |           |       |       |           |            |            |            |            |            | 1          |          |          |          |          |          |          | 1              |          | 1    |         |     | _        |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          | 4    |         | I   | Ī        |
| 21  | 27                | INRX_W        | FETCH1           |     |      |         |            |                      |             | 1            | +       |       | 1      |        |             |        |     |           |       |       |           |            |            |            | 1          |            | 1          |          | - 1      | L        |          |          |          | +              | H        | 1    |         | +   | 4        |
| 22  | 28                | DECRX_W       | FETCH1           |     |      |         |            |                      |             | 1            | +       |       | 1      |        |             |        |     |           |       |       |           |            |            |            | 1          |            | 1          |          |          |          | 1        |          |          | Ŧ              | H        | 1    |         | +   | +        |
|     |                   |               |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          | Ė        |          |          |                |          |      |         | +   | ۲        |
| 23  | 29                | SHFT1         | FETCH1           |     |      |         |            |                      |             | 1            | 1       |       |        |        |             |        |     |           |       |       |           |            |            |            |            | 1          |            |          |          |          |          |          |          | 1              | 1        |      |         | I   | I        |
| 34  | 20                | CHETA         | EETCU1           |     |      |         |            |                      |             | 1            | +       |       |        |        |             |        |     |           |       |       |           |            |            |            |            | 1          |            |          |          |          |          |          |          | +              |          | 1    |         | +   | 4        |
| 24  | 30                | SHFT2         | FETCH1           |     |      |         |            |                      |             | 1            | +       |       |        |        |             |        |     |           |       |       |           |            |            |            |            | 1          |            |          |          |          |          |          |          | Ŧ              | F        | 1    |         | +   | +        |
| 25  | 31                | JUMP1         | JUMP2            |     |      | 1       |            |                      |             |              | +       |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          | $\dagger$      |          |      |         | +   | ٦        |
|     | 32                | JUMP2         | FETCH1           |     |      | 1       |            | 1                    | L           |              |         |       |        |        |             | 1      |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      | 1       |     |          |
|     |                   |               |                  | J   |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            | 1        |          |          |          |          |          |                |          | 4    |         | Д.  | 1        |
| 26  | 33                | JMPZ1         | JMPZ2            |     | 1    | 1       |            |                      |             |              | $\perp$ |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         | +   | -        |
|     | 34                | JMPZ2         | FETCH1<br>FETCH1 |     | 0    | 1       |            | 1                    |             |              |         |       |        |        |             | 1      | 1   |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      | 1       | +   | -        |
|     | 54                | J1411 CC      | 1 - 1 - 1 - 1    |     | 1    | -       |            |                      |             |              | +       |       |        |        |             | 1      |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          | +              |          |      |         | +   | $\dashv$ |
| 27  | 35                | JMPSP1        | JMPSP2           |     | 0 0  | 1       |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            | T        |          | T        |          |          |          | T              | Ť        |      |         |     | j        |
|     |                   |               | FETCH1           |     | 1    |         |            |                      |             |              |         |       |        |        |             |        | 1   |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         |     | 1        |
|     | 36                | JMPSP2        | FETCH1           |     | 0 0  | 1       |            | 1                    | L           |              | _       |       |        |        |             | 1      |     |           |       |       |           |            |            |            |            |            |            | 4        |          |          |          |          |          | 4              |          | 4    | 1       |     | 4        |
| 28  | 37                | END           |                  |     |      |         |            |                      |             |              | +       |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          | +              |          | +    |         | 1   | 4        |
| 28  | - 31              | LIND          |                  |     |      |         |            |                      |             |              |         |       |        |        |             |        |     |           |       |       |           |            |            |            |            |            |            |          |          |          |          |          |          |                |          |      |         | 1   | +        |
|     |                   | 1             |                  |     |      |         | ı I        |                      |             |              |         |       |        |        |             |        |     |           | 1     |       |           |            | 1          |            |            |            |            |          |          |          | 1        |          |          |                |          |      | A .     | L   |          |

## 4. Modules

## 4.1 Registers

## 19 and 12 bit Register

Registers are modules that are used to store data temporarily during the processing cycle. This type of registers can store 19 bit data. Data stored in the register is always available at the 'data\_out' and it is connected to one or both of the two de-multiplexers, so that each multiplexer can select which data out of many registers should be read in to bus A or bus B. These registers don't have any increment flags. If the stored values of these registers need to be incremented it has to go through an ALU increment operation and written back to the register.



As in the figure this register has a 19 bit input port and a 19 bit output port. If the 'load' flag is '1', it can write the data available in 'data\_in' to the register at the negative edge of the clock. If the 'clear' flag is '1', it can clear data in the register to 19'b0.

The architecture that has been designed uses a similar type of 12 bit register with a 12bit input and output port.



## **AC Register**

Structure of this module is the same as 19 and 12 bit register with few additional functions. This special type of register is a 19 bit register and is used to store data available from the memory as well as the ALU during a processing cycle.

Data available from 'data\_in\_ALU' can be written into the register at the negative edge of the clock when 'LD\_ALU\_AC' is '1'. Similarly data available from 'data\_in\_MI' (image memory) can be written into the register at the negative edge of the clock when 'LD\_MI\_AC' is '1'. This register makes use of the 'clear' flag to clear data in AC register to 19'b0.

An added capability of this register is to pass data from the ALU at 'pass' flag, and to make data readily available at 'data\_out' without waiting to be written to the register at a negative edge of the clock. This design decision saves us the cost of time in many arithmetic instructions by a clock cycle.

Two special flags are given out of the AC register to the control unit. 'z' flag is driven '1' if AC register value is zero and 'z1' flag is driven '0' if AC register value is either one or zero. 'z' flag was made use in implementing the 'JMPZ' instruction while 'z1' was used in 'JMPSP' by the control unit.



## **PC Register**

PC register is an 8 bit register which holds the value of the memory location of the next instruction. If the 'load' flag is '1', it can write the data available in 'data\_in' to the register at the negative edge of the clock.

If the 'clear' flag is '1', it can clear data in the register to 8'b0. Additionally if the 'inc' flag is '1', it can increment the value stored in the register by 8'b1 at the negative edge of the clock, pointing at the next instruction memory location.



## IR Register

IR is an 8 bit register which holds the instruction to be executed by the processor. It loads data from the instruction memory at 'data\_in' when 'load' flag is '1' at the negative edge of the clock. If the 'clear' flag is '1', it can clear data in the register to 8'b0.

If the 'pass' flag is '1', this register can pass data from its input port and to make data readily available at 'data\_out' without waiting to be written to the register at a negative edge of the clock. It is made use to load jump addresses directly to the PC register.



| Register             | Code | Size (bit) | Purpose                     |
|----------------------|------|------------|-----------------------------|
| Program Counter      | PC   | 8          | Tracks Instructions.        |
| Instruction Register | IR   | 8          | Current Instruction.        |
| Accumulator          | AC   | 19         | Output register of ALU.     |
| Register X           | RX   | 19         | Input image current pixel.  |
| Register S           | RS   | 12         | Store sum of convolution.   |
| Register I           | RI   | 12         | Image column position.      |
| Register J           | RJ   | 12         | Image row position.         |
| Register K           | RK   | 19         | Output image current pixel. |
| Register H           | RH   | 12         | Store input image height.   |
| Register W           | RW   | 12         | Store input image width.    |

## 4.2 Multiplexer

In the designed architecture there are three data buses. 'Data bus A' and 'Data bus B' acts as multiplexers reading data from one register at a time to the bus. 'Data bus C' acts just as a wire making AC data available to all other registers in the data path.

In the architecture 12 bit registers RS, RI, RJ, RH and RW are connected to the 12 bit data bus, 'MuxA'. 19 bit registers RX, RK and AC are connected to the 19 bit data bus 'MuxB'. Additionally RH and RW are also connected to 'MuxB' with seven '0' bits added to the front when read into the bus. In both multiplexers a 3 bit selector is used to select which register is to be read into the bus.

Selector is set as below to read data from registers to the buses,

| Bus A |        | Bus B |        |
|-------|--------|-------|--------|
| RS    | 3'b000 | RH    | 3'b000 |
| RI    | 3'b001 | RW    | 3'b001 |
| RJ    | 3'b010 | RK    | 3'b010 |
| RH    | 3'b011 | RX    | 3'b011 |
| RW    | 3'b100 | AC    | 3'b100 |





### **4.3 ALU**

All the arithmetic and logical operations in the processor are done through this module. It has 2 inputs which are 'A bus' and 'B bus'. 'A bus' is 12 bit and 'B bus' is 19 bit. There is only one output from the ALU which is the 'C bus'. It is a 19 bit bus which is directly connected to the AC register as 'data\_in\_ALU'.

For an ALU operation to be performed, 'A bus' needs to be concatenated with seven '0' bits upfront since it is only 12 bits compared to 19 bits of 'B bus'. The result of the ALU operation is then read onto 'C bus' and is readily available for the AC register. ALU operation to be performed on the operands will be executed according to the 3 bit flag 'op' which is sent out by the control unit as per the instruction.

The operations of the designed ALU are,

| Operation | Op Flag |                                 |
|-----------|---------|---------------------------------|
| ADD       | 3'd0    | $C \leftarrow \{7'b0, A\} + B$  |
| DIV16     | 3'd1    | $C \leftarrow \{7'b0, A\} >> 4$ |
| SUB       | 3'd2    | C ← B - {7'b0, A}               |
| INC2      | 3'd3    | C ←{7'b0, A} + 19'd2            |
| INC1      | 3'd4    | C ← B + 19'd1                   |
| DEC1      | 3'd5    | C ←B - 19'd1                    |
| MUL2      | 3'd6    | C ←B << 1                       |
| MUL4      | 3'd7    | C ← B << 2                      |



#### 4.4 Control Unit

The processor is mainly composed of the data-path and the control unit. While the data-path contains the registers with their interconnections, required for the execution of each instruction, the control unit decodes the current instruction and outputs the required control signals to the datapath.



The control unit contains a finite state machine including the microinstructions of each instruction as its state. By switching through these states instructions are executed as necessary. To simplify the decoding process, the parameter number of the first state of each instruction was selected as the op-code for that instruction. So that the op-code loaded to the Instruction Register (IR) by the FETCH instruction, can be directly used to select the first state of the corresponding instruction.

The program counter register (PC) and instruction register (IR) was located separately from the data-path as a separated fetch unit because a separate memory was used to store instructions and its operation was independent from the main data-path.

| Control Signal | Source      | Destination | Description                               |
|----------------|-------------|-------------|-------------------------------------------|
| START_FLAG     | UART FSM    | -           | Flag to start executing instructions      |
| Z              | AC register | -           | Zero flag from AC register                |
| Z1             | AC register | -           | Zero or One flag from AC register         |
| d_ready_re     | CacheTop    | -           | Data valid signal for memory reading      |
| d_ready_we     | CacheTop    | -           | Write done signal for memory writing      |
| M_INS_DATA     | Memory_INS  | -           | Data from instruction memory              |
| RD_M_INS       | -           | Memory_INS  | Read ready signal to instruction memory   |
| M_INS_ADD      | -           | Memory_INS  | Address for instruction memory            |
| RD_MI          | -           | Memory_IMG  | Read ready signal to image memory         |
| WR_MO          | -           | Memory_IMG  | Write enable signal to image memory       |
| PASS_AC        | -           | AC register | By pass AC register in data-path signal   |
| LOAD_VECT      | -           | Datapath    | Register selection signal in data-path to |
|                |             | registers   | load ALU output                           |
| CLEAR_VECT     | -           | Datapath    | Register selection signal in data-path to |
|                |             | registers   | clear its value to zero                   |
| AMUX           | -           | Path A      | ALU path A register selection             |
|                |             | Multiplexer |                                           |
| BMUX           | -           | Path B      | ALU path B register selection             |
|                |             | Multiplexer |                                           |
| ALU_OP         | -           | ALU         | ALU operation selection                   |
| END_FLAG       | -           | UART FSM    | End of program execution indicator        |



#### 4.5 Processor

This module contains all the instances of modules related to processing and controlling. Memory modules and uart communication modules are not incorporated into this module. This is the CPU of our design with the following inputs.

- Clk gives clock pulse for the synchronization
- Rst resets the fpga to its original state, implemented by the push button
- START\_FLAG to receive signal from uart to processor to start processing
- M\_INS\_DATA takes in instructions from instruction memory to the Instruction Register Of CPU
- MI\_data takes in input image data from DDR ram(image memory) to AC register of CPU(8 bit)
- d\_ready\_re receives an indication from DDR ram to CPU that it is capable of giving out data from the memory location requested by the CPU
- d\_ready\_we receives an indication from DDR to CPU that it is ready for data to be written by the CPU, at the requested memory location

The outputs from the processor module are,

- END FLAG to send signal from processor to uart to indicate end of processing
- M INS ADD gives memory location of the Instruction RAM (8 bit)
- RD\_M\_INS gives signal from CPU to instruction memory to give out instruction data to be read(read enable)
- MI add gives memory location of DDR ram for input image data(19 bit)
- RD MI gives signal from CPU to DDR ram to give out image data to be read(read enable)
- MO\_data gives the data value which needs to be written in to the DDR ram from RS register of CPU(8 bit) .
- MO add gives memory location of the DDR ram for output image data(19 bit)
- WR\_MO gives signal from CPU to DDR ram to write data on defined memory location(write enable)



The modules integrated into the processor module are,

- datapath
  - register12(12 bit)
  - register19(19 bit)
  - register AC(19 bit)
  - ALU
  - Amux
  - Bmux
- control\_unit
  - registerIR(8 bit)
  - registerPC(8 bit)



#### 4.6 Communication related modules

#### **UART** module



Universal asynchronous receiver transmitter (UART) module is used to communicate with the computer. This modules handles the transmission of a data byte between the FPGA and the computer according to the predefined UART standards. A baud rate of 115200 b/s was selected as a suitable rate for the data transmission considering the hardware capabilities of the FPGA and the required transmission durations.

Transmitter module works independently to transmit a data byte placed at **din** when **wr\_en** is given. Similarly the Receiver module will receive a data byte serially from the computer and it will place the data byte at **dout** when it is fully received. **rdy** flag will be used to indicate to higher modules that a byte has been received. Since the communication is done asynchronously, 16x oversampling is done at the receiving input (**rx**) to detect the 'start bit' and to synchronize with the succeeding data bits. The baud rate generator module is used to generate the required baud rate clock (**txclk\_en**) for the transmitter and the 16x baud rate clock (**rxclk\_en**) for the receiver from the 50MHz system clock (**clk 50m**).

#### **UART FSM Module**



This module acts as a controller for the UART module and handles communication with the computer at a higher level. The individual bytes received from the UART module are decoded and the relevant operations are carried out. The services given to the computer by this module are,

- 1. Write data to image/instruction memory from the computer
- 2. Read data from image/instruction memory to the computer
- 3. Read output data from execution of a program in the processor to the computer
- 4. Start execution
- 5. Indicate the end of execution

The finite state machine of this module starts from the **IDLE** state and goes to a corresponding state if either a data byte is received or the end flag is received. If the end flag is received, the module will transmit command byte **(END)** with a specific predefined value, to the computer so that computer will identify this byte as the end flag transmission. If a data byte is received from the computer, initially this will be considered as command byte. From the command byte, the module can identify the service required by the computer. After all operation related to the command are carried out, the state machine will return to the **IDLE** state. The remaining command bytes and their operations are given below.

- 1. START the start flag will be set, indicating the start of execution to the processor
- 2. **RX\_INS** write to instruction memory

Following this byte, the number of bytes to be written will be sent using 3 bytes, where the most significant byte will be sent first. Then the bytes to be transmitted will be received by the module and written to the instruction memory. After all the bytes are received the state machine will return to the **IDLE** state

- 3. **RX\_IMG\_I** write to image memory Similar to **RX\_INS**
- 4. **TX\_INS** read instruction memory

After this byte is received, number of bytes of data that was written by **RX\_INS** will be transmitted back to the computer. This command can be used to verify the written data by **RX\_INS**. (**RX\_INS** must be called first, to use this service)

5. **TX\_IMG\_I** – read image memory Similar to **TX\_INS** 

## 6. **READ\_IMG\_O** – read executed output

The data bytes written by the processor to image memory will be transmitted to the computer.

| Command    | Value |
|------------|-------|
| START      | 240   |
| END        | 239   |
| RX_INS     | 255   |
| TX_INS     | 254   |
| RX_IMG_I   | 253   |
| TX_IMG_I   | 252   |
| READ_IMG_O | 249   |



## 4.7 Memory modules

The down sampling processor consist of 3 main modules which are the UART controller module, Processor and the Memory Module. The processor consist of 2 main memories which are Image memory and the instructions memory. Each of the memory can be accessed by the processor by addressing though different registers separately.



#### **Instructions Ram**

The main feature about this ram is to store instructions. All the instructions which are coded by assembly language is stored in this memory. When the processor needs instructions it fetches instructions from this ram. The instructions are saved in the memory according to the order in which the instructions are executed. Processor can access the instructions by placing the address in the address bus and reading the data.

The instructions memory has 256 Byte memory size and is implemented in FPGA as a block ram. This memory is a small memory compared to the image memory. The address width of the bus is 8 bit and data width is also 8 bit.

The simple dual port architecture is used to remove the collision between top UART module and the processor address busses. Hence at the start the UART will write to the Instruction ram using port B of the simple duel port memory and then once the processor starts the instructions will be read by the port a of the memory. There is no need of reading the memory after the process finish.

## **Image Ram**

This Memory is used to store the input image and the output image. This Ram is also a Simple Dual port memory implemented using Block rams in the FPGA. This memory has 263168 byte size which can hold 512 x512 image where bit depth of each pixel value is one byte. The address width of the memory is 19 bits to access the 8 bit data width memory locations.

The processor is programed to process variable sized images. The maximum image size the processor can process is 512 x512 and to store the variables height and the width of the image.

The top UART module will access the port b and write the input image and the variables to the memory. Processor can access the memory using the port b. The output down sampled image will be overwritten to the image ram and the after the processor finish the down sampling process the UART will read only the re written down sampled image and output.

#### **RAM Simulation in Memory Unit**

In FPGA block rams the latency for one data access is only has one clock cycle delay. But in hardware level rams after placing address in the address bus there is a considerable amount of delay to read the data. Hence in most of the practical applications high speed cache memories are used.

When implementing a cache memory to stimulate the effect of a cache in FPGA there will not be a efficiency in time consumption by the processor but a drawback. This is because the when there is a cache miss the processor has to wait several clock cycles to get the data because cache takes time to download a data line serially from the main memory.

Hence to study the effect of cache on the processor the Block ram memory implantation is not useful. In order to compensate to that the ram module was developed. When an address is placed in the address bus to output the first data the ram will wait for a certain amount of clock cycle delay. For all the consecutive data the Image ram ram will maintain the throughput of one.



The communication interface will act as an AXI synchronous boundary which use the write enable, read enable and the ready signal. This upgrade was only done for image ram because the image ram has the largest memory

For the UART module port b there will not be a change in delay values.

The input ports of the DDR ram include,

- data\_a data value to be written onto DDR ram from CPU(8 bit)
- data b data value to be written onto DDR ram from UART(8 bit)
- addr a memory location of DDR ram to be written from CPU(19 bit)
- addr\_b memory location of DDR ram to be written from UART(19 bit)

- we\_a write signal from CPU
- we b write signal from UART
- re\_a read signal from CPU
- clk gives clock pulse for the synchronization

The output ports of the DDR ram include,

- q\_a data value available from DDR ram to CPU(8 bit)
- q\_b data value available from DDR ram to UART(8 bit)
- d\_ready\_we write ready flag given from DDR ram to CPU for data to be written
- d ready re read ready flag given from DDR ram to CPU for data to be read

For a change in address from CPU ('addr\_a'), DDR ram waits for a read enable or write enable. For instance to write 'data\_a' at 'addr\_a' it waits until 'we\_a' (write enable) is received and compares the previous address from the current address. If they are adjacent addresses, a 'd\_ready\_we' (write ready) signal is given out at the positive edge of the next clock cycle. If the addresses are non-adjacent it gives out the 'd\_ready\_we' signal after a predefined delay which is defined by the register 'DELAY'. The DDR delay used is 250 clock cycles.

Even if there is no address change, the 'd\_ready\_we' signal is given out in the next clock cycle after a 'we\_a' is detected. The 'd\_ready\_we' stays high for a clock cycle and then turns off. The same implementation is used when a 're\_a' (read enable) from CPU is received to validate data at 'q\_a'.

Data from UART is written onto DDR ram at the positive edge of clock when a 'we\_b' (write enable) is detected. Data from DDR ram at 'addr\_b' is readily available to UART at output port 'q\_b'.

# 4.8 Cache

#### Cache Module

Cache memory, also called CPU memory, is random access memory (RAM) that a computer microprocessor can access more quickly than it can access regular RAM. This memory is typically integrated directly with the CPU chip or placed on a separate chip that has a separate bus interconnect with the CPU.

In this project the out of different cache implementation we have implemented the cache using direct mapping method. The cache will act as an interface between the image memory and the processor as shown in Figure 1.



# **Cache top Module**



This module will act as a bridge between the processor and the image memory. The cache memory size is 1024 bytes where a cache line width is 4 bytes. When the processor need to read data from the main memory the cache first will check whether the data is available in the cache memory and if so in the next clock cycle the data will be available for the processor.

Cache memory is a high speed memory and although by using a cache memory the throughput of the processor increase in hardware, in FPGA as the main memory is a block ram which has a maximum latency of one clock cycle the effect of adding a cache memory can be considered negligible or it can reduce the performance.

Cache address classification

| Tag address (9 bits) | Line address (8 bits) | Line Location (2 bits) |
|----------------------|-----------------------|------------------------|
|                      |                       |                        |

# **Cache Memory Architecture**

Cache memory architecture consist of

- Cache Data Memory
- Tag ram
- Valid Ram

- Address Compare module
- Data output Multiplexer
- Cache Controller –FSM
- Cache Memory Address Multiplexer



### **Cache Data Memory**



The data ram size is 1 kilo byte or 1024 bytes. The cache line length is 4 bytes where the cache has 256 lines. Compared to the main memory the cache memory size is negligible. The data with of the memory address is 19 bits and cache memory address size is 10 bits which allow to access each 1024 bytes. Cache memory data will be serially updated by the 8 bit width data in bus. The memory is synchronized with the negative edge of the clock where according to the address the data will output and cache update will happen.

**Tag Ram** 



This is a memory which has 2034 bits of size. This memory is used for acidification of the data in the cache memory. When the processor needs data, according to the address requested the tag ram will output the tag address for the data which is currently in cache ram. Because the number of lines in the cache memory is 256 the address with required is 8 bits.

Tag ram is also synchronized with the negative edge of the clock where data input and output will be done according to the request.

#### Valid Ram



This memory has 256 bits. The purpose of the memory is to tell the control system of the cache whether the data available for the requested address is valid or not. As above modules this module is also synchronize with the negative edge of the clock.

When there is a cache miss and the data is being loaded to the valid memory to update the record of that memory location. When the data become invalid in the cache the FSM will inform the valid ram to delete the record.

## Address compare module



When the processor request data, according to the address the cache must decide whether it has the valid data. Here the mem Tag bus is the first 9 bits or the Tag address of the requested address (Figure 3) .Cache tag comes from the tag ram module as described earlier. The module will output whether there is a cache hit or cache miss.

This module only has combinational logics hence there is no need of a clock synchronization.

## **Data out Multiplexer**



This module controls the data output to the processor. By using the select pin the cache controller can switch the output between memory data output or to cache data output. This module has only combinational logics.

## **Cache Address selection multiplexer**



This multiplexer is used to address the cache data ram. By using selection pin the cache memory can be accessed by the processor address or by the FSM address. This also consist of combinational logic only.

# **FSMControl** rocessor Cache Address(18:0) Cache DataCache Address(9:0) Cache\_RAM portB\_Address(18:0) Cache\_Processor\_Read\_Ready Cache\_Processor\_Write\_Ready Memory\_Cache\_Read\_Ready Cache\_Write\_Enable Memory\_Cache\_Write\_Ready Ram\_Read Ram\_Write Select\_CacheAddrss\_FSM\_Address ResetFlag Select\_DataOut\_Memory\_cache Tag\_Write Valid\_Bit Writeln Valid\_Write **FSMControl**

#### Cache Controller – FSM

This is the main controller of the cache memory. This has a Finite state machine which controls the modules and send control signals to the sub modules in the cache.

The FSM will wait in the idle state till the processor data read or data write command come. If the processor is requesting data according to whether data is the cache (this uses the match signal from the address compare module and the flag from the valid ram module). If there is a match in the imidiate clock cycle the output data will be valid to the processor.

If there is a cache miss the FSM controller will accress the main memory for the fist data and write into the cache memory and data will be available for the processor to execute. Other data will be requested from the main memory serially to fill the cache line and the records in Tag memory and Valid memory will be updated.

If the processor is writing to a existing location in cache memory the validity of the data will be removed.

This module is a sequential module which uses positive edge for syncronization.

# 4.9 top module

This is the module which inter connects communication, processing and memory modules. All module instances have been created inside this module. It has a clock signal and a reset pin as its inputs together with 'rx' pin for receiving the data coming in to the FPGA serially. It has only three output pins. 'tx' is to transmit data serially to the computer while 'led\_rx' and 'led\_tx' are indication LED pins when receiving and transmitting data. It contains instances of Processor, memory unit and UART\_FSM.



# 5. Testing, simulations & modifications

The modules that the processor is comprised of were first created unit by unit. For each module separate test codes were run to check the functionality of the module (Unit Testing). To simulate the test results, the software 'ModelSim' was used. To create test benches, Verilog syntaxes which are only simulation supported and not FPGA synthesizable were used. Test code created to make a clock pulse is given below.

```
always begin
#10 clk <= ~clk;
end
```

A simple test case,

```
initial begin

#10

data_a <= 8'b1010_0000;

data_b <= 8'b1111_0000;

addr_a <= 19'b000_0000_0000_0000_0011;

addr_b <= 19'b000_0000_0000_0011_00000;

#40

we_a <= 1;

we_b <= 1;

#20

we_a <= 0;

we_b <= 0;

$finish;

end
```

To verify that our processor and related modules are working as expected, temporary outputs were taken out for inspection. For an example to test the functionality of 'ddr\_sim' which is our DDR ram simulator,

- 'test' to test on which if-else condition the code runs at each test scenario
- 'delay\_temp\_re' to observe the count up to predefined delay, when a non-adjacent address data value is requested by the CPU
- 'delay\_temp\_we' to observe the count up to predefined delay, when the CPU intends to write data at a non-adjacent address
- 'we\_flag' register to be driven high when a write enable signal arrives until a write ready is given out by the DDR ram
- 're\_flag' register to be driven high when a read enable signal arrives until a read ready is given out by the DDR ram
- 'addrs\_change\_flag' register to be driven high when an address change occurs until a read ready or a write ready is given out by the DDR ram.



Simulated Results

#### **5.1 Cache Test Results**

As described earlier the memory module the delay parameter can be changed.

## Timing diagram for cache read and write



# Timing diagram for data read from cache for addresses from 0 to 19



The periodic nature of the cache hit and miss can be observed.

# 6. Result analyzing and verification

After getting the processed data from FPGA to computer, analyzing the result is very important to get an idea on the accuracy of the designed ISA and algorithms. In order to compare and calculate the error rate and accuracy of the microprocessor output image, a Matlab reference image is first created.

### 6.1 Generate reference output image

The algorithm used by Matlab to generate a 2:1 down sampled image is,

- A One Dimensional pixel array is created from input image to be processed
- Filter the image (using a 3x3 Gaussian kernel) and down-sample at the same time (in order to avoid unnecessary calculations involved in smoothing out pixels that won't be in the output image.)
- Zero padding is used when necessary to avoid black lines on edges the kernel can't reach
- The One Dimensional output image pixel array (after being processed) is reshaped to half the width and height of original image as suited for display and verification purposes



**Original Image** 



Down Sampled Image Using Matlab

## 6.2 Results verification and analysis

The FPGA implemented microprocessor and CPU is used to process the given image and output byte array is given to the computer. Matlab software is used to reshape this one dimensional byte array to half the width and height of original input image as suited, display as an image and to be represented by a two dimensional unsigned integer array of pixel values for analysis.

To compare the accuracy of the FPGA processed image, the Matlab reference image and FPGA processed image can be compared using human eye. But it is not very suitable to get a measure of accuracy or error. Therefore data array of the processed data is compared with the reference image data array using sum of squared differences calculation.



FPGA and Matlab input image (to be processed)



Reference Down-Sampled image



FPGA Processed Down-Sampled image

# 6.3 Error analysis

For error analysis, data array of the FPGA processed data is compared with the reference image data array using sum of squared differences calculation.

The Matlab code excerpt for SSD calculation is given below

```
% img_array - CPU downsampled one dimensional image pixel value array
% fil_ds_Im - Matlab downsampled one dimensional image pixel value array
ssd = fil_ds_Im - img_array;
ssd_img = reshape(ssd,[floor(w/2),floor(h/2)]);
ssd = ssd .* ssd;
ssd_tot = sum(ssd);
display(ssd_tot);
```

We got a ssd\_total (sum of squared differences value) of **zero** for our comparison of FPGA processed and Matlab reference down sampled images. Therefore we can come to the conclusion that our processing method for image down sampling and implementation on FPGA is working accurately as expected.

The reasons for zero error can be justified as follows,

- The algorithm in Matlab is exactly replicated by the assembly code and each operation is exactly done in same order.
- But in FPGA implementation, we shift instead of dividing (by dividers) to avoid the greater latency of execution of division instruction.
- In our algorithm the only division requirement is to divide by 16 and if any error is to occur, it should be the error introduced by shifting by 4 (since base 2 is used) instead of dividing in FPGA. Therefore a SSD error can only occur if there is a decimal part after the radix point of Matlab processed data array.
- To confirm the above hypothesis we obtained the floor value of Matlab divided value (to remove the decimal part) and calculated SSD with FPGA processed image and obtained error value as zero.
- Thereby we were able to authenticate the correctness of the FPGA implementation of the down sampling algorithm.

## **6.4 Timing Analysis**





Square shaped images of varying size was used to analyze the time complexity of down sampling algorithm, performing on the developed processor. These times were observed when the processor was directly connected to the DDR RAM with delay parameter set to 250. A linear trend can be observed from the graph, but execution time has slightly increased from the linearly expected value as well.

# Timing analysis comparison (With cache)

| Image Size | Delay | Without cache(s) | With cache(s) | Timing efficiency |
|------------|-------|------------------|---------------|-------------------|
|            |       |                  |               | (%)               |
| 100 x 100  | 250   | 0.1422           | 0.0859        | 39.6              |
| 128 x 128  | 250   | 0.2440           | 0.1319        | 46                |
| 200 x 200  | 250   | 0.5553           | 0.3171        | 43                |
| 256 x 256  | 250   | 0.8987           | 0.5115        | 43                |



## 7. Discussion

### **Processor Implementation**

A stable UART communication channel was crucial for this project. Therefore several physical connectors were tested. When a USB to RS232 module connected with jumper wires to the FPGA board was used, it was observed that a significant amount of error is introduced to the transmitted data. Then a USB to RS232 converter cable was used and it was connected to the FPGA board using a DB-9 connector port. This was observed to be a more stable channel which is due to the stability of the connection port. To test the stability of the channel, data bytes were transmitted to the FPGA board and they were retransmitted back to the computer. By comparing the differences, stability was determined.

Initially, the processor was designed to contain two different memories for input image and output image. So that the down sampling code could be re executed without re transmitting the input image which takes a significantly long time duration. But due to limitation of dedicated memory blocks of the selected FPGA, according to our memory requirements, a single memory was used to store both the input and the output images. The disadvantage of this implementation is that the input image will be overwritten by the output image once the code is executed. Therefore the input image has to be transmitted for every execution.

The instructions that requires arithmetic operations were designed to be executed through the ALU to minimize resource usage. This process takes two clock cycles to be fully executed. During the first cycle, the required input registers are directed to ALU input by multiplexers and the ALU output will be loaded to the AC register. Then in the second clock cycle the value will be loaded into the required final register from the AC register. This was done during the designing phase, considering the time constraints and the propagation delays related to the given data

paths. But after the actual implementation, it was found that the propagation delay related to the complete data flow, starting from input registers, through ALU, to the output register, was within the time constraints. Therefore PASS AC control signal was introduced to bypass the AC register and carry out the instruction within just one clock cycle. This modification was valid for almost half of the instructions of the ISA. Therefore the overall program execution times were greatly reduced.

### **Cache Implementation**

The processor is implemented in a FPGA. Hence the main memory of the processor is implemented using Block rams which has a latency of one clock cycle. Because of that use of a cache memory for the project to increase the throughput is not needed. Hence adding a cache memory will reduce the throughput of the processor. To stimulate the effect of the cache memory the memory architecture has to be changed.

This was done by introducing a wrapper to the existing Block ram where by introducing a delay when addressing a data. By doing so the processor execution time was dependent on the main memory. Then the effect of the cache will be visible.

The cache module was design separately as it is an independent module. To synchronize the data transactions between cache-processor interface and cache-main memory interface AXI handshake method was used.

Increasing the cache line length will increase the time taken for data access when there is a cache miss as all line data in the main memory should be serially transferred to the memory first and then to the processor. But this will increase the hit rate of the cache memory which will increase the processor throughput. Increasing the number of lines will remove number of cache over writes. Hence to balance of the effect the line width of the cache was taken as 4 and the number of lines were taken as 256. Hence the total cache memory was 1024 Bytes.

The cache memory was divided in to sub modules and developed. Using test benching the sub modules were tested and verified and the final design was tested. The cache module was added to the memory module in the top design.

As shown in the results with a memory delay of 250 there is a 40% execution time reduction when cache is implemented. With the size of image increase the execution time increases.

# 8. Design summary

Total logic elements 15,258 / 114,480 ( 13 % )

Total combinational functions 10,536 / 114,480 ( 9 % )

Dedicated logic registers 11,339 / 114,480 ( 10 % )

Total registers 11339

Total pins 6 / 529 (1%)

Total virtual pins 0

Total memory bits 2,107,400 / 3,981,312 ( 53 % )

Embedded Multiplier 9-bit elements 0 / 532 (0%)

Total PLLs 0 / 4 (0%)

| Module         | Total    | Total         | Dedicated | Total     | Total     |
|----------------|----------|---------------|-----------|-----------|-----------|
|                | logic    | combinational | logic     | registers | memory    |
|                | elements | functions     | registers |           | bits      |
| Processor      | 551      | 538           | 176       | 176       | 0         |
| Control Unit   | 127      | 126           | 59        | 59        | 0         |
| Data-path      | 432      | 420           | 117       | 117       | 0         |
|                |          |               |           |           |           |
| Memory unit    | 20187    | 9615          | 10928     | 10928     | 2,107,400 |
| Cache          | 869      | 816           | 343       | 343       | 10,496    |
| DDR_IMAGE_ra   | 607      | 557           | 72        | 72        | 2,105,352 |
| m              |          |               |           |           |           |
| INSTRUCTION_ra | 1        | 1             | 0         | 0         | 2,048     |
| m              |          |               |           |           |           |
|                | ·        |               |           |           |           |
| UART_FSM       | 394      | 278           | 236       | 236       | 0         |
| UART module    | 123      | 106           | 58        | 58        | 0         |

# 9. Matlab functions used to get FPGA services

The following Matlab functions communicate with the UART FSM to perform the respective services to carry out the down sampling implementation by FPGA.

- program to load instruction byte array to instruction memory of FPGA
- write\_mem to write instruction/ image data to respective memory locations of FPGA.
   For this a byte indicating which memory location to write onto, three bytes indicating the size of the following byte array followed by the data byte array is sent to FPGA through serial communication.
- read\_mem to read data from instruction/image data stored on FPGA. For this a byte indicating which memory location is to be read from is sent to FPGA using Matlab serial communication and the resulting serial data byte array is loaded onto Matlab.
- mem\_write\_verify to verify the data written onto instruction/ data memory of FPGA.
   For this write\_mem is first implemented followed by read\_mem and compared to check if it is the same byte array.
- ImageIn to create 'input\_image\_bytefile' (input image byte array) out of input image to be loaded onto FPGA on image memory location.
- load\_image to load image byte array onto image memory of FPGA. Here
   'mem\_write\_verify 'function is also made use together with 'input\_image\_bytefile'.
- execute to signal the start of execution of down sampling process. Here a timer is also included to measure the down sampling execution time.
- build\_image to build the processor down sampled image using the received one dimensional data array.
- Gauss\_dwnSmpl3\_while to generate the Matlab down sampled reference image, and to calculate the SSD error together with the processor down sampled image.

## 10.References

- [1] Quartus II. Altera Corporation, 2013
- [2] MATLAB R2014b. UNITED STATES: The MathWorks, Inc., 2014.

[3]Srivastava, "Comparative study of Salt & Pepper filters and Gaussian filters", Slideshare.net, 2017. [Online]. Available:

https://www.slideshare.net/sriAnkush/comparative-study-of-salt-pepper-filters-and-gaussian-filters. [Accessed: 28- Aug- 2017].

[4]"CS 552 Spring 2012", Pages.cs.wisc.edu, 2017. [Online]. Available: http://pages.cs.wisc.edu/~david/courses/cs552/S12/includes/cache-mod.html. [Accessed: 28- Aug- 2017].

[5]"What is cache memory? - Definition from WhatIs.com", SearchStorage, 2017. [Online]. Available: http://searchstorage.techtarget.com/definition/cache-memory. [Accessed: 28-Aug- 2017].

# 11. Appendix

#### 11.1FPGA Codes

- 1. Top Module
  - 1.1. Processor
    - 1.1.1.Data-path
      - 1.1.1.1. ALU
      - 1.1.1.2. Path A Multiplexer
      - 1.1.1.3. Path B Multiplexer
      - 1.1.1.4. Register 12
      - 1.1.1.5. Register 19
    - 1.1.2.Control Unit
      - 1.1.2.1. Register 8
  - 1.2. Memory Unit
    - 1.2.1.Instruction RAM
    - 1.2.2.Image DDR RAM
  - 1.3. UART Control FSM
    - 1.3.1.UART Module
      - 1.3.1.1. Baud rate generator
      - 1.3.1.2. Receiver
      - 1.3.1.3. Transmitter
  - 1.4. Cache Memory –Top module
    - 1.4.1.Cache Controller FSM
    - 1.4.2.Cache Memory
    - 1.4.3.Tag Memory
    - 1.4.4. Valid Memory
    - 1.4.5.Data Output Multiplexer
    - 1.4.6.Cache Address selection Multiplexer
    - 1.4.7.Compare module

#### **Top Module**

```
module top mod
#(parameter INS ADDR WIDTH=8, parameter IMG IN ADDR WIDTH=15)
        input wire clk,
        input wire rx,
        output wire tx,
        input wire rst,
        output wire led rx,
        output wire led tx
);
// processor side port a
wire START FLAG, END FLAG;
wire [7:0] M_I_addr_CPU;
wire M_I_re_CPU;
wire [7:0] M I q CPU;
wire [18:0] MI_IMG_addr_CPU;
wire MI_IMG_re_CPU;
wire [7:0] MI IMG q CPU;
wire [7:0] MO_IMG_data_CPU;
wire [18:0] MO_IMG_addr_CPU;
wire MO_IMG_we_CPU;
// UART side port b
wire [7:0] M I data UART;
wire [INS_ADDR_WIDTH-1:0] M_I_addr_UART;
wire M I we UART;
wire [7:0] M I q UART;
```

```
wire [7:0] MI IMG data UART;
wire [18:0] MI_IMG_addr_UART;
wire MI IMG we UART;
wire [7:0] MI IMG q UART;
wire d_ready_re;
wire d ready we;
processor cpul( clk,
                        rst,
                        START FLAG,
                        END_FLAG,
                        // instruction memory
                        M I q CPU,
                        M_I_addr_CPU,
                        M_I_re_CPU,
                        // input image memory
                        MI_IMG_q_CPU,
                        MI_IMG_addr_CPU,
                        MI_IMG_re_CPU,
                        d_ready_re,
                        // output image memory
                        MO_IMG_data_CPU,
                        MO_IMG_addr_CPU,
                        MO_IMG_we_CPU,
                        d_ready_we);
memory_unit mu1(
                 clk,
                        // CPU side port a
                        M_I_addr_CPU[INS_ADDR_WIDTH-1:0],
                        M I re CPU,
                        M_I_q_CPU,
```

```
MO_IMG_data_CPU,
                        MI IMG addr CPU,
                        MO IMG addr CPU,
                        MI_IMG_re_CPU,
                        MO IMG we CPU,
                        MI IMG q CPU,
                        d_ready_re,
                        d ready we,
                        // UART side port b
                        M_I_data_UART,
                        M_I_addr_UART,
                        M_I_we_UART,
                        M_I_q_UART,
                        MI_IMG_data_UART,
                        MI_IMG_addr_UART,
                        MI_IMG_we_UART,
                        MI_IMG_q_UART);
UART_FSM uart_fsm1(clk,
                        rx,
                        tx,
                        rst,
                        led_rx,
                        led_tx,
                        MO_IMG_addr_CPU, // RK value
                        // instruction memory
                        M I q UART,
```

#### ELECTRONIC AND TELECOMMUNICATION DEPARTMENT – UNIVERSITY OF MORATUWA

```
M_I_we_UART,
M_I_addr_UART,
M_I_data_UART,

// input image memory
MI_IMG_q_UART,
MI_IMG_we_UART,
MI_IMG_addr_UART,
MI_IMG_data_UART,
START_FLAG,
END_FLAG);
```

#### endmodule

#### **Processor**

module processor( input wire clk,

```
input wire rst,
                        input wire START FLAG,
                        output wire END FLAG,
                        // instruction memory
                        input wire [7:0] M INS DATA,
                        output wire [7:0] M INS ADD,
                        output wire RD M INS,
                        // input image memory
                        input wire [7:0] MI_data,
                        output wire [18:0] MI add,
                        output wire RD MI,
                        input wire d_ready_re,
                        // output image memory
                        output wire [7:0] MO_data,
                        output wire [18:0] MO_add,
                        output wire WR MO,
                        input wire d ready we);
wire [2:0] ALU_OP;
wire [2:0] AMUX sel;
wire [2:0] BMUX sel;
wire [8:0] LOAD_VECT;
wire [5:0] CLEAR VECT;
wire PASS AC;
wire z;
wire z1;
```

```
datapath DP1(
               ALU_OP,
                AMUX sel,
                BMUX sel,
                LOAD_VECT,
                CLEAR VECT,
                PASS_AC,
                MO_data,
                MO_add,
                MI data,
                MI_add,
                clk,
                z,
                z1
                );
control_unit CU1( clk,
                     rst,
                    START_FLAG,
                     z,
                     z1,
                    RD_M_INS,
                    RD_MI,
                    WR_MO,
                    LOAD_VECT,
                    CLEAR_VECT,
                    AMUX_sel,
                    BMUX_sel,
                    ALU_OP,
                    PASS_AC,
                    END_FLAG,
                    M_INS_DATA,
```

# FPGA BASED PROCESSOR IMPLEMENTATION ELECTRONIC AND TELECOMMUNICATION DEPARTMENT – UNIVERSITY OF MORATUWA

```
M_INS_ADD,

d_ready_re,
d_ready_we
);
```

endmodule

#### Data-path

```
module datapath (input [2:0] ALU OP,
                    input [2:0] AMUX sel,
                    input [2:0] BMUX sel,
                    input [8:0] LOAD VECT,
                    input [5:0] CLEAR VECT,
                    input PASS AC,
                    output reg [7:0] MO_data = 0,
                    output reg [18:0] MO_add = 0,
                    input [7:0] MI data,
                    output reg [18:0] MI_add = 0,
                    input clk,
                    output z,
                    output z1
                    );
reg CLR RH = 0;
reg CLR_RW = 0;
wire [18:0] AC_out;
wire [11:0] RS_out;
wire [11:0] RI out;
wire [11:0] RJ_out;
wire [11:0] RH_out;
wire [11:0] RW out;
wire [18:0] RK_out;
wire [18:0] RX_out;
wire [18:0] C bus;
wire [18:0] B_bus;
wire [11:0] A_bus;
```

```
register12 RS(.clk(clk), .load(LOAD VECT[4]), .clear(CLEAR VECT[1]),
.data in(AC out[11:0]), .data out(RS out));
register12 RI(.clk(clk), .load(LOAD VECT[6]), .clear(CLEAR VECT[3]),
.data_in(AC_out[11:0]), .data_out(RI out));
register12 RJ(.clk(clk), .load(LOAD VECT[7]), .clear(CLEAR VECT[4]),
.data in(AC out[11:0]), .data out(RJ out));
register12 RH(.clk(clk), .load(LOAD VECT[2]), .clear(CLR RH),
.data in(AC out[11:0]), .data out(RH out));
register12 RW(.clk(clk), .load(LOAD VECT[3]), .clear(CLR RW),
.data in(AC out[11:0]), .data out(RW out));
register19 RK(.clk(clk), .load(LOAD VECT[8]), .clear(CLEAR VECT[5]),
.data in(AC out), .data out(RK out));
register19 RX(.clk(clk), .load(LOAD VECT[5]), .clear(CLEAR VECT[2]),
.data in(AC out), .data out(RX out));
registerAC AC(.clk(clk), .LD ALU AC(LOAD VECT[1]), .LD MI AC(LOAD VECT[0]),
.clear(CLEAR VECT[0]), .pass(PASS AC), .data in ALU(C bus),
.data in MI (MI data), .data out (AC out), .z(z), .z1(z1));
ALU ALU(.A bus(A bus), .B bus(B bus), .op(ALU OP), .C bus(C bus));
Amux AMUX(.RS(RS out), .RI(RI out), .RJ(RJ out), .RH(RH out), .RW(RW out),
.A_bus(A_bus), .sel(AMUX sel));
Bmux bmuxtb(.RH(RH out), .RW(RW out), .RK(RK out), .RX(RX out), .AC(AC out),
.B bus(B bus), .sel(BMUX sel));
always @(*) begin
    MO data <= RS out[7:0];</pre>
    MO add <= RK out;
    MI add <= RX out;
```

end

endmodule

#### ALU

```
module ALU(A bus, B bus, op, C bus);
    input [11:0] A bus;
    input [18:0] B bus;
    input [2:0] op;
    output reg [18:0] C bus;
    parameter ADD = 3'd0,
              DIV16 = 3'd1,
              SUB = 3'd2,
              INC2 = 3'd3,
              INC1 = 3'd4,
              DEC1 = 3'd5,
              MUL2 = 3'd6,
              MUL4 = 3'd7;
    always@(op or A_bus or B_bus)
        begin
            case(op)
                 ADD:
                    begin
                        C bus = \{7'b0, A bus\} + B bus;
                    end
                 DIV16:
                    begin
                        C bus = \{7'b0, A bus\} >> 4;
                    end
                 SUB:
                    begin
                        C_bus = B_bus - {7'b0, A_bus};
                    end
```

```
begin
                         C bus = \{7'b0, A bus\} + 19'd2;
                     end
                  INC1:
                     begin
                         C bus = B bus + 19'd1;
                     end
                  DEC1:
                     begin
                        C_bus = B_bus - 19'd1;
                     end
                  MUL2:
                     begin
                        C_bus = B_bus << 1;</pre>
                     end
                 MUL4:
                     begin
                        C_bus = B_bus << 2;</pre>
                     end
            endcase
        end
endmodule
A MUX
module Amux(RS, RI, RJ, RH, RW, A bus, sel);
    input [11:0] RS, RI, RJ, RH, RW;
    input [2:0] sel;
```

INC2:

```
output reg [11:0] A bus = 0;
    always @(*)
   begin
        case(sel)
            3'b000: A bus = RS;
            3'b001: A bus = RI;
            3'b010: A bus = RJ;
            3'b011: A bus = RH;
            3'b100: A bus = RW;
            default: A_bus = 0;
        endcase
    end
endmodule
B MUX
module Bmux(RH, RW, RK, RX, AC, B bus, sel); // H,W,K,X,AC
    input [18:0] RK, RX, AC;
    input [11:0] RH, RW;
    input [2:0] sel;
    output reg [18:0] B bus = 0;
    always @(*)
   begin
        case (sel)
            3'b000: B bus = \{7'b0, RH\};
            3'b001: B bus = {7'b0, RW};
            3'b010: B bus = RK;
            3'b011: B bus = RX;
            3'b100: B bus = AC;
            default: B_bus = 0;
        endcase
```

endmodule

# Register 12

endmodule

```
module register12(clk, load, clear, data_in, data_out); // RS,RI,RJ,RH,RW
   input clk;
   input load;
   input clear;
   input [11:0] data_in;
   output reg [11:0] data_out = 0;

   always @(negedge clk)
       begin
       if (load) data_out <= data_in;
       else if (clear) data_out <= 12'd0;
   end</pre>
```

### Register 19

```
module register19(clk, load, clear, data in, data out); //RX, RK
    input clk;
    input load;
    input clear;
    input [18:0] data in;
    output reg [18:0] data out = 0;
    always @(negedge clk)
        begin
            if (load) data out = data in;
            else if (clear) data out = 19'd0;
       end
endmodule
module registerAC(clk, LD ALU AC, LD MI AC, clear, pass, data in ALU,
data in MI, data out, z, z1);
    input clk;
    input LD ALU AC;
    input LD MI AC;
    input clear;
    input pass;
    input [18:0] data in ALU;
    input [7:0] data_in_MI;
    output reg [18:0] data_out = 0;
    reg [18:0] data out2 = 0;
    output reg z = 1'b0;
    output reg z1 = 1'b1;
    always@(data out) begin
```

```
z = (data_out == 19'b0) ? 1'b1 : 1'b0;
z1 = ((data_out == 19'b0) || (data_out == 19'b1)) ? 1'b0 : 1'b1;
end

always @(negedge clk)
    begin
        if (LD_ALU_AC) data_out2 = data_in_ALU;
        else if (LD_MI_AC) data_out2 = {11'b0, data_in_MI};
        else if (clear)data_out2 = 19'd0;
end

always @(*)
    begin
        if (pass) data_out <= data_in_ALU;
        else data_out <= data_in_ALU;
        else data_out <= data_out2;
        end
endmodule</pre>
```

# **Control Unit**

```
module control unit ( input wire clk,
                        input wire rst,
                        input wire START FLAG,
                        input wire Z,
                        input wire Z1,
                        output reg RD M INS = 1'b0,
                        output reg RD MI = 1'b0,
                        output reg WR MO = 1'b0,
                        output reg [8:0] LOAD VECT = 9'b0,
                        output reg [5:0] CLEAR VECT = 6'b0,
                        output reg [2:0] AMUX = 3'b0,
                        output reg [2:0] BMUX = 3'b0,
                        output reg [2:0] ALU OP = 3'b0,
                        output reg PASS AC = 1'b0,
                        output reg END FLAG = 1'b0,
                        input wire [7:0] M INS DATA,
                        output wire [7:0] M_INS_ADD,
                        input wire d ready re,
                        input wire d ready we
                        );
   parameter START = 8'd0, CLAC = 8'd9, DIVRS1 =
8'd19, DECRX W
                     = 8'd28;
                      = 8'd1, CLRX = 8'd10, SUBRHRJ
   parameter FETCH1
= 8'd20, SHFT1
                   = 8'd29;
parameter FETCH2 = 8'd
= 8'd21, SHFT2 = 8'd30;
                     = 8'd2, CLRS
                                      = 8'd11, SUBRWRI
   parameter LDACRX1 = 8'd3, CLRI
                                            = 8'd12, INRI1
8'd22, JUMP1 = 8'd31;
   parameter LDACRX2 = 8'd4, CLRJ
                                            = 8'd13, INRJ1
8'd23, JUMP2 = 8'd32;
   parameter MVACRH1 = 8'd5, CLRK
                                      = 8'd14, INRK
= 8'd24, JMPZ1 = 8'd33;
```

```
parameter MVACRW1 = 8'd6, ADDRXAC1 = 8'd15, INRX
8'd25, JMPZ2 = 8'd34;
   parameter STRSRK1 = 8'd7, ADDRXAC2 = 8'd16, DECRX
        JMPSP1 = 8'd35;
   parameter STRSRK2 = 8'd8, ADDSUM1 = 8'd17, INRX_W
8'd27, JMPSP2 = 8'd36;
   parameter ADDSUM2 = 8'd18;
   parameter END = 8'd37, END2 = 8'd38;
   parameter SEL OP = 8'd39;
   reg [7:0] state = START;
   // standard control signals
   reg PASS_IR = 1'b0;
   reg LD MINS IR = 1'b0;
   reg LD IR PC = 1'b0;
   reg INC PC = 1'b0;
   // init control signals
   reg CLR PC = 1'b0;
   reg CLR IR = 1'b0;
   wire [7:0] IR PC DATA ;
   reg d ready reg write = 1'b0;
   reg d ready reg read = 1'b0;
   always @(negedge clk) begin
       if (d ready re) begin
          d ready reg read <= 1'b1;</pre>
       end
       else if (state == FETCH1) begin
```

```
d ready reg read <= 1'b0;</pre>
    end
    if (d ready we) begin
        d ready reg write <= 1'b1;</pre>
    end
    else if (state == FETCH1) begin
        d ready reg write <= 1'b0;</pre>
    end
end
always @(posedge clk) begin
    if (rst == 0) begin
        state <= START;</pre>
    end
    case (state)
        START: begin
            if (START_FLAG === 1'b1) begin
               CLR PC <= 1'b0;
                CLR IR <= 1'b0;
                state <= FETCH1;</pre>
            end
            else begin
                RD_M_INS <= 1'b0; // initialise
                RD MI
                          <= 1'b0;
                WR MO
                            <= 1'b0;
                LD_MINS_IR <= 1'b0;
                LD IR PC <= 1'b0;
                LOAD_VECT <= 9'b0;
                INC PC
                            <= 1'b0;
                CLEAR VECT <= 6'b0;
```

```
<= 3'b0;
       AMUX
                 <= 3'b0;
       BMUX
      ALU_OP <= 3'b0;
                   <= 1'b0;
       PASS AC
       PASS IR
                   <= 1'b0;
       END FLAG <= 1'b0;
      // clear ir and pc
      CLR PC <= 1'b1;
       CLR IR <= 1'b1;
      state <= START;</pre>
   end
end
FETCH1: begin
   RD_M_INS <= 1'b1;
   RD_MI <= 1'b0;
   WR MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b0;
   AMUX <= 3'b0;
   BMUX
               <= 3'b0;
   ALU_OP <= 3'b0;
   PASS AC
               <= 1'b0;
   PASS IR
               <= 1'b0;
   END FLAG <= 1'b0;
```

state <= FETCH2;</pre>

```
FETCH2: begin
   RD_M_INS <= 1'b1;
   RD_MI <= 1'b0;
           <= 1'b0;
   WR MO
   LD MINS IR <= 1'b1;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0;
   INC PC <= 1'b1;
   CLEAR_VECT <= 6'b0;
   AMUX <= 3'b0;
   BMUX
            <= 3'b0;
   ALU_OP <= 3'b0;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= SEL OP;</pre>
end
SEL_OP: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;</pre>
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b0;
         <= 3'b0;
   AMUX
   BMUX <= 3'b0;
```

```
ALU_OP <= 3'b0;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= IR PC DATA;</pre>
end
LDACRX1: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b1;
   WR_MO <= 1'b0;
  LD_MINS_IR <= 1'b0;
  LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0001;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b0;
   AMUX
         <= 3'b0;
   BMUX <= 3'b0;
   ALU_OP <= 3'b0;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= LDACRX2;</pre>
end
LDACRX2: begin
  RD M INS <= 1'b0;
  RD_MI <= 1'b1;
   WR_MO <= 1'b0;
   LD MINS IR <= 1'b0;
```

```
LD IR PC <= 1'b0;
   LOAD VECT <= 9'b0;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
   AMUX
                <= 3'b000;
   BMUX
                <= 3'b000;
   ALU OP <= 3'b000;
   PASS_AC <= 1'b0;
   PASS IR <= 1'b0;
   END FLAG <= 1'b0;
   if (d_ready_reg_read) begin
      state <= FETCH1;</pre>
   end
   else begin
      state <= LDACRX1;</pre>
   end
end
MVACRH1: begin
   RD M INS <= 1'b0;
   RD MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0100;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;
                <= 3'b000;
   AMUX
   BMUX
                <= 3'b000;
   ALU OP <= 3'b000;
   PASS AC <= 1'b0;
```

```
PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
MVACRW1: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_1000;
   INC_PC <= 1'b0;
   CLEAR_VECT <= 6'b00_0000;
   AMUX
               <= 3'b000;
   BMUX
               <= 3'b000;
   ALU_OP <= 3'b000;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
STRSRK1: begin
  RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b1;
   LD MINS IR <= 1'b0;
   LD IR PC <= 1'b0;
```

```
LOAD VECT <= 9'b0 0000 0000;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
   AMUX
                 <= 3'b000;
   BMUX
                 <= 3'b000;
   ALU OP <= 3'b000;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   if (d_ready_reg_write) begin
      state <= FETCH1;</pre>
   end
   else begin
       state <= STRSRK1;</pre>
   end
end
STRSRK2: begin
   RD_M_INS <= 1'b0;
   RD MI <= 1'b0;
   WR_MO <= 1'b1;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;</pre>
   AMUX
                <= 3'b000;
   BMUX
                 <= 3'b000;
   ALU OP <= 3'b000;
   PASS_AC
                <= 1'b0;
   PASS IR <= 1'b0;
```

```
END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
CLAC: begin
   RD M INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD MINS IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0001;</pre>
   AMUX
                <= 3'b000;
   BMUX
                <= 3'b000;
   ALU_OP <= 3'b000;
            <= 1'b0;
   PASS_AC
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
CLRS: begin
  RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD VECT <= 9'b0 0000 0000;
   INC_PC <= 1'b0;</pre>
```

```
CLEAR VECT <= 6'b00 0010;
   AMUX
               <= 3'b000;
   BMUX
                <= 3'b000;
   ALU_OP <= 3'b000;
               <= 1'b0;
   PASS AC
   PASS IR
               <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
CLRX: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC PC <= 1'b0;
   CLEAR_VECT <= 6'b00_0100;
   AMUX <= 3'b000;
   BMUX <= 3'b000;
   ALU_OP <= 3'b000;
   PASS_AC <= 1'b0;</pre>
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
CLRI: begin
   RD M INS <= 1'b0;
```

```
RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 1000;
   AMUX <= 3'b000;
   BMUX <= 3'b000;
   ALU_OP <= 3'b000;
   PASS_AC <= 1'b0;</pre>
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
CLRJ: begin
  RD M INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b01_0000;
   AMUX
               <= 3'b000;
   BMUX
               <= 3'b000;
   ALU OP <= 3'b000;
   PASS_AC
               <= 1'b0;
   PASS_IR
               <= 1'b0;
   END FLAG <= 1'b0;
```

```
state <= FETCH1;</pre>
end
CLRK: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b10_0000;
   AMUX <= 3'b000;
   BMUX
                <= 3'b000;
   ALU_OP <= 3'b000;
   PASS_AC <= 1'b0;
PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
ADDRXAC1: begin
  RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0001_0000;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
```

```
AMUX
               <= 3'b000;
   BMUX
               <= 3'b000;
   ALU_OP <= 3'b000;
               <= 1'b0;
   PASS AC
   PASS IR
               <= 1'b0;
   END FLAG <= 1'b0;
   state <= ADDRXAC2;</pre>
end
ADDRXAC2: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0010_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR VECT <= 6'b00 0000;
   AMUX <= 3'd0;
   BMUX <= 3'd3;
   ALU_OP <= 3'd0;
   PASS_AC <= 1'b1;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
ADDSUM1: begin
   RD M INS <= 1'b0;
   RD MI <= 1'b0;
```

```
WR MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD VECT <= 9'b0 0000 0010;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
   AMUX
              <= 3'd0;
   BMUX <= 3'd4;
   ALU_OP <= 3'd0;
   PASS AC <= 1'b0;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= ADDSUM2;</pre>
end
ADDSUM2: begin
   RD_M_INS <= 1'b0;
  RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0001_0000;
   CLEAR_VECT <= 6'b00_0000;
   AMUX
              <= 3'd0;
   BMUX
               <= 3'd0;
   ALU_OP <= 3'd0;
   PASS AC
              <= 1'b0;
   PASS_IR
              <= 1'b0;
   END_FLAG <= 1'b0;
```

```
state <= FETCH1;</pre>
end
DIVRS1: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD VECT <= 9'b0 0001 0010;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;
   AMUX <= 3'd0;
   BMUX
               <= 3'd0;
   ALU_OP <= 3'd1;
   PASS_AC <= 1'b1;
PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
SUBRHRJ: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0 0000 0010;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
                 <= 3'd2;
   AMUX
```

```
BMUX
               <= 3'd0;
   ALU_OP <= 3'd2;
   PASS_AC <= 1'b0;
   PASS IR
            <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
SUBRWRI: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;</pre>
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;
   AMUX <= 3'd1;
   BMUX <= 3'd1;
   ALU_OP <= 3'd2;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
INRI1: begin
  RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR MO <= 1'b0;
```

```
LD MINS IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD VECT <= 9'b0 0100 0010;
   INC PC <= 1'b0;
   CLEAR_VECT <= 6'b00_0000;
   AMUX
               <= 3'd1;
   BMUX
               <= 3'd0;
   ALU_OP <= 3'd3;
   PASS AC <= 1'b1;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
INRJ1: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_1000_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;
   AMUX <= 3'd2;
   BMUX
               <= 3'd0;
   ALU_OP <= 3'd3;
               <= 1'b1;
   PASS AC
               <= 1'b0;
   PASS IR
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
```

INRK: begin

```
RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
           <= 1'b0;
   WR MO
   LD MINS IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b1_0000_0010;
   INC PC <= 1'b0;
   CLEAR_VECT <= 6'b00_0000;
   AMUX <= 3'd0;
   BMUX
            <= 3'd2;
   ALU_OP <= 3'd4;
   PASS_AC <= 1'b1;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
INRX: begin
   RD_M_INS <= 1'b0;
  RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0010_0010;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
         <= 3'd0;
   AMUX
   BMUX <= 3'd3;
```

```
ALU_OP <= 3'd4;
   PASS_AC <= 1'b1;
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
DECRX: begin
   RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0010_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;
   AMUX
               <= 3'd0;
   BMUX <= 3'd3;
   ALU_OP <= 3'd5;
   PASS_AC <= 1'b1;
   PASS IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
INRX W: begin
   RD M INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD MINS IR <= 1'b0;
```

```
LD IR PC <= 1'b0;
   LOAD VECT <= 9'b0 0010 0010;
   INC_PC <= 1'b0;</pre>
   CLEAR VECT <= 6'b00 0000;
   AMUX
               <= 3'd4;
   BMUX
               <= 3'd3;
   ALU_OP <= 3'd0;
   PASS_AC <= 1'b1;
   PASS IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
DECRX W: begin
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0010_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR_VECT <= 6'b00_0000;
   AMUX <= 3'd4;
   BMUX <= 3'd3;
   ALU_OP <= 3'd2;
   PASS_AC
               <= 1'b1;
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
```

```
SHFT1: begin
  RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
  LD_MINS_IR <= 1'b0;
  LD IR PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR VECT <= 6'b00 0000;
   AMUX <= 3'd0;
   BMUX <= 3'd4;
   ALU_OP <= 3'd6;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END_FLAG <= 1'b0;</pre>
   state <= FETCH1;</pre>
end
SHFT2: begin
  RD_M_INS <= 1'b0;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;</pre>
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0010;
   INC_PC <= 1'b0;</pre>
   CLEAR VECT <= 6'b00 0000;
   AMUX
               <= 3'd0;
   BMUX <= 3'd4;
   ALU OP <= 3'd7;
```

```
PASS_AC <= 1'b0;</pre>
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
JUMP1: begin
   RD_M_INS <= 1'b1;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b0;
   LD_IR_PC <= 1'b0;
   LOAD_VECT <= 9'b0_0000_0000;
   INC_PC <= 1'b0;
   CLEAR_VECT <= 6'b00_0000;
   AMUX
                <= 3'd0;
             <= 3'd0;
   BMUX
   ALU_OP <= 3'd0;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b0;
   END FLAG <= 1'b0;
   state <= JUMP2;</pre>
end
JUMP2: begin
  RD_M_INS <= 1'b1;
RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD MINS IR <= 1'b1;
   LD IR PC <= 1'b1;
```

```
LOAD VECT <= 9'b0 0000 0000;
   INC PC <= 1'b0;
   CLEAR VECT <= 6'b00 0000;
   AMUX
                <= 3'd0;
   BMUX
                 <= 3'd0;
   ALU OP <= 3'd0;
   PASS_AC <= 1'b0;
   PASS_IR <= 1'b1;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
JMPZ1: begin
   if (Z == 1'b1) begin
      RD M INS <= 1'b1;
      RD_MI <= 1'b0;
      WR MO <= 1'b0;
      LD_MINS_IR <= 1'b0;
      LD_IR_PC <= 1'b0;
      LOAD_VECT <= 9'b0_0000 0000;
       INC PC <= 1'b0;
      CLEAR_VECT <= 6'b00_0000;
      AMUX <= 3'd0;
      BMUX
                  <= 3'd0;
      ALU_OP <= 3'd0;
      PASS_AC
                   <= 1'b0;
      PASS IR
                  <= 1'b0;
       END FLAG <= 1'b0;
       state <= JMPZ2;</pre>
   end
```

```
else begin
      RD_M_INS <= 1'b0;
      RD_MI <= 1'b0;
      WR_MO <= 1'b0;
      LD_MINS_IR <= 1'b0;
      LD IR PC <= 1'b0;
      LOAD VECT <= 9'b0 0000 0000;
      INC PC <= 1'b1;
      CLEAR_VECT <= 6'b00_0000;
      AMUX <= 3'd0;
      BMUX <= 3'd0;
      ALU_OP <= 3'd0;
      PASS_AC <= 1'b0;
      PASS_IR <= 1'b0;
      END FLAG <= 1'b0;
      state <= FETCH1;</pre>
   end
end
JMPZ2: begin
   RD_M_INS <= 1'b1;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;</pre>
   LD_MINS_IR <= 1'b1;
   LD_IR_PC <= 1'b1;
   LOAD_VECT <= 9'b0_0000_0000;
   INC_PC <= 1'b0;</pre>
   CLEAR VECT <= 6'b00 0000;
               <= 3'd0;
   AMUX
   BMUX
            <= 3'd0;
   ALU OP <= 3'd0;
```

```
PASS_AC <= 1'b0;</pre>
   PASS_IR <= 1'b1;</pre>
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
JMPSP1: begin
   if (Z1 == 1'b1) begin
      RD M INS <= 1'b1;
      RD_MI <= 1'b0;
      WR_MO <= 1'b0;
      LD_MINS_IR <= 1'b0;
      LD_IR_PC <= 1'b0;
      LOAD_VECT <= 9'b0_0000_0000;
      INC_PC <= 1'b0;</pre>
      CLEAR_VECT <= 6'b00_0000;
             <= 3'd0;
      AMUX
      BMUX <= 3'd0;
      ALU_OP <= 3'd0;
      PASS_AC <= 1'b0;
       PASS IR <= 1'b0;
       END_FLAG <= 1'b0;</pre>
      state <= JMPSP2;</pre>
   end
   else begin
      RD_M_INS <= 1'b0;
      RD_MI <= 1'b0;
      WR MO <= 1'b0;
      LD_MINS_IR <= 1'b0;
       LD IR PC <= 1'b0;
```

```
LOAD VECT <= 9'b0 0000 0000;
      CLEAR VECT <= 6'b00 0000;
      AMUX
                  <= 3'd0;
      BMUX
                  <= 3'd0;
      ALU OP <= 3'd0;
      PASS_AC <= 1'b0;
      PASS_IR <= 1'b0;
      END FLAG <= 1'b0;
      state <= FETCH1;</pre>
   end
end
JMPSP2: begin
   RD M INS <= 1'b1;
   RD_MI <= 1'b0;
   WR_MO <= 1'b0;
   LD_MINS_IR <= 1'b1;
   LD_IR_PC <= 1'b1;
   LOAD_VECT <= 9'b0_0000_0000;
   INC PC <= 1'b0;
   CLEAR_VECT <= 6'b00_0000;
   AMUX <= 3'd0;
   BMUX
               <= 3'd0;
   ALU_OP <= 3'd0;
   PASS AC
               <= 1'b0;
   PASS IR
              <= 1'b1;
   END FLAG <= 1'b0;
   state <= FETCH1;</pre>
end
```

```
END: begin
         RD_M_INS <= 1'b0;
          RD MI <= 1'b0;
          WR MO
                   <= 1'b0;
          LD MINS IR <= 1'b0;
          LD IR PC <= 1'b0;
          LOAD VECT <= 9'b0 0000 0000;
          INC PC <= 1'b0;
          CLEAR VECT <= 6'b00 0000;
          AMUX <= 3'd0;
          BMUX
                     <= 3'd0;
          ALU_OP <= 3'd0;
          PASS_AC <= 1'b0;
          PASS_IR <= 1'b0;
          END_FLAG <= 1'b1;</pre>
          state <= END2;
       end
       END2: begin
         state <= START;
       end
       default: begin
         state <= START;</pre>
       end
   endcase
registerIR IR(clk, LD MINS IR, CLR IR, PASS IR, M INS DATA, IR PC DATA);
registerPC PC(clk, LD IR PC, CLR_PC, INC_PC, IR_PC_DATA, M_INS_ADD);
```

endmodule

### **Register 8**

```
module registerIR(clk, load, clear, pass, data in, data out); // IR and PC
    input clk;
    input load;
    input clear;
    input pass;
    input [7:0] data in;
    output [7:0] data_out = 8'b0;
    reg [7:0] data out = 8'b0;
    reg [7:0] data out2 = 8'b0;
    always @(negedge clk)
        begin
             if (load) data_out2 <= data_in;</pre>
             else if (clear) data out2 <= 8'd0;</pre>
             else data_out2 <= data_out2;</pre>
       end
    always @(*)
        begin
             if (pass) data_out <= data_in;</pre>
             else data out <= data out2;</pre>
        end
endmodule
module registerPC(clk, load, clear, inc, data in, data out); // IR and PC
    input clk;
    input load;
    input clear;
    input inc;
```

```
input [7:0] data_in;
output [7:0] data_out = 8'b0;

reg [7:0] data_out = 8'b0;

always @(negedge clk)

begin
    if (load) data_out <= data_in;
    else if (clear) data_out <= 8'd0;
    else if (inc) data_out <= data_out + 8'd1;
    else data_out <= data_out;
end</pre>
```

endmodule

# **Memory Unit**

```
module memory unit ( input wire clk,
                    // CPU side port a
                    input wire [7:0] M I addr CPU,
                    input wire M I re CPU,
                    output wire [7:0] M I q CPU,
                    input wire [7:0] MI IMG data CPU,
                    input wire [18:0] MI IMG addr CPU read,
                    input wire [18:0] MI IMG addr CPU write,
                    input wire MI IMG re CPU,
                    input wire MI IMG we CPU,
                    output wire [7:0] MI IMG q CPU,
                    output wire d_ready_re,
                    output wire d ready we,
                    // UART side port b
                    input wire [7:0] M I data UART,
                    input wire [7:0] M I addr UART,
                    input wire M I we UART,
                    output wire [7:0] M_I_q_UART,
                    input wire [7:0] MI IMG data UART,
                    input wire [18:0] MI_IMG_addr_UART,
                    input wire MI_IMG_we_UART,
                    output wire [7:0] MI IMG q UART);
wire [18:0] MI_IMG_addr_CPU;
wire [7:0] CH MI IMG DATA CPU;
wire [18:0] CH MI IMG ADDR CPU;
            CH MI IMG WEA CPU;
wire
```

```
CH MI IMG REA CPU;
wire
wire [7:0] MI CH IMG DATA q CPU;
           MI CH IMG READ READY CPU;
wire
            MI CH IMG WRITE REEADY CPU;
wire
assign MI IMG addr CPU = (MI IMG we CPU == 1'b1) ? MI IMG addr CPU write :
MI IMG addr CPU read;
ins ram M INS (M I data UART,
                    M I addr CPU, M I addr UART,
                    M I re CPU, M I we UART,
                    clk,
                    M I q CPU, M I q UART);
img in ddr MI IMG (CH MI IMG DATA CPU, MI IMG data UART,
                        CH MI IMG ADDR CPU, MI IMG addr UART,
                        CH MI IMG WEA CPU, MI IMG WE UART, CH MI IMG REA CPU,
                        clk,
                        MI CH IMG DATA q CPU, MI IMG q UART,
                        MI CH IMG WRITE REEADY CPU, MI CH IMG READ READY CPU);
CacheTop CacheModule (
    .Clk(clk),
    .ResetFlag(0),
    .ProcessorWriteEnIn (MI IMG we CPU),
    .ProcessorReadEnIn (MI IMG re CPU),
    .ProcessorDataIn(MI_IMG_data_CPU),
    .ProcessorAddressIn (MI IMG addr CPU),
    .ProcessorWriteReadyOut(d ready we),
    .ProcessorReadReadyOut(d ready re),
```

```
.ProcessorDataOut (MI_IMG_q_CPU),

.DdrWriteReadyIn (MI_CH_IMG_WRITE_REEADY_CPU),

.DdrReadReadyIn (MI_CH_IMG_READ_READY_CPU),

.DdrDataIn (MI_CH_IMG_DATA_q_CPU),

.DdrWriteEnOut (CH_MI_IMG_WEA_CPU),

.DdrReadEnOut (CH_MI_IMG_REA_CPU),

.DdrDataOut (CH_MI_IMG_DATA_CPU),

.DdrAddressOut (CH_MI_IMG_ADDR_CPU)

);
```

# **Instruction RAM**

```
module ins ram
    input [7:0] data_b,
    input [7:0] addr a, addr b,
    input we_a, we_b, clk,
    output reg [7:0] q_a, q_b
);
    // Declare the RAM variable
    reg [7:0] ram[255:0];
    // Port A
    always @ (posedge clk)
    begin
        if (we_a)
        begin
             q_a <= ram[addr_a];</pre>
        end
        else
        begin
             q_a <= ram[addr_a];</pre>
        end
    end
    // Port B
    always @ (posedge clk)
    begin
        if (we_b)
        begin
             ram[addr_b] <= data_b;</pre>
             q_b <= data_b;</pre>
```

```
end
else
begin
    q_b <= ram[addr_b];
end
end</pre>
```

# **Image DDR RAM**

```
module img in ddr
    input [7:0] data a, data b,
    input [18:0] addr a, addr b,
    input we a, we b, re a, clk,
    output reg [7:0] q a, q b,
    output reg d ready we = 1'b0,
    output reg d ready re = 1'b0
);
    // Declare the RAM variable
    reg [7:0] ram[263168:0];
    parameter DELAY = 8'd250;
    reg [18:0] prev_addr;
    reg [18:0] prev_addr_a;
    reg [18:0] prev addr a1 = 19'b0;
    reg [18:0] prev_addr_a2 = 19'b0;
    reg addrs change flag re = 1'b0;
    reg addrs change flag we = 1'b0;
    reg [7:0] delay temp re = 8'b0;
    reg [7:0] delay_temp_we = 8'b0;
    reg we flag = 1'b0;
    reg re flag = 1'b0;
    always @ (posedge clk)
    begin
    if (addrs change flag re == 1'b1 && re flag == 1 ) begin
        if (addr a == prev addr a2+ 19'd1)begin
                d ready re <= 1'b1;
        end
```

```
else
    begin
        delay temp re <= delay temp re + 8'b1;</pre>
        if (DELAY == delay temp re) begin
            d ready re <= 1'b1;
            delay temp re <= 8'b0;</pre>
        end
    end
end
if (addrs change_flag_we == 1'b1 && we_flag == 1) begin
    if (addr a == prev addr a2 + 19'd1)begin
            d ready we <= 1'b1;
    end
    else
    begin
        delay temp we <= delay temp we + 8'b1;
        if (DELAY == delay temp we) begin
            d_ready_we <= 1'b1;</pre>
            delay temp we <= 8'b0;
        end
    end
end
if ((we_flag == 1'b1 ) && addrs_change_flag_we== 1'b0) begin
        d ready we <= 1'b1;
        d ready re <= 1'b0;
end
if ((re_flag == 1'b1 ) && addrs_change_flag_re== 1'b0) begin
        d_{ready_we} \le 1'b0;
```

```
d ready re <= 1'b1;
end
if (we a == 1'b1) begin
         we flag \leftarrow 1'b1;
end
if (re a == 1'b1) begin
         re flag <= 1'b1;
end
prev_addr_a <= addr_a;</pre>
prev addr a1 <= prev addr a;</pre>
if (addr_a != prev_addr_a1)begin
    addrs change flag re <= 1'b1;
    addrs_change_flag_we <= 1'b1;</pre>
end
if (d_ready_we == 1'b1)
    begin
         d ready we <= 1'b0;
         we_flag <= 1'b0;
         addrs_change_flag_we <= 1'b0;</pre>
         delay_temp_we <= 8'b0;</pre>
    end
if (d_ready_re == 1'b1)
    begin
         addrs_change_flag_re <= 1'b0;</pre>
         delay temp re <= 8'b0;</pre>
         d ready re \leftarrow 1'b0;
```

```
re flag <= 1'b0;
        end
        end
        // PORT A
//*******
    always @ (posedge clk)
    begin
        if (we_a) begin
            ram[addr a] <= data a;</pre>
            q_a <= data_a;</pre>
        end
        else
        begin
            q_a <= ram[addr_a];</pre>
        end
        end
        // Port B
//******
always @ (posedge clk)
    begin
        if (we_b)
        begin
            ram[addr_b] <= data_b;</pre>
            q_b <= data_b;</pre>
        end
        else
        begin
            q_b \le ram[addr_b];
        end
```

end

```
always @(addr_a)begin
    prev_addr <= addr_a;
    prev_addr_a2 <= prev_addr;
end
endmodule</pre>
```

#### **UART FSM**

```
module UART FSM
#(parameter INS ADDR WIDTH=8, parameter IMG IN ADDR WIDTH=19)
        input wire clk,
        input wire rx,
        output wire tx,
        input wire rst,
        output reg led rx = 1'b1,
        output reg led tx = 1'b1,
        input wire [18:0] RK val,
        // instruction memory
        input wire [7:0] ram ins out,
        output reg ram ins we = 0,
        output reg [INS ADDR WIDTH-1:0] ram ins addr= 0,
        output reg [7:0] ram_ins_in = 0,
        // input image memory
        input wire [7:0] ram data out img in,
        output reg ram we img in = 0,
        output reg [IMG IN ADDR WIDTH-1:0] ram addr img in = 0,
        output reg [7:0] ram data in img in = 0,
        output reg start_flag = 1'b0,
        input wire end flag);
// main states
parameter STATE CHECK RX= 5'd0;
parameter STATE RX1 = 5'd1;
parameter STATE RX2 = 5'd2;
parameter STATE RX3 = 5'd3;
parameter STATE RX DATA1= 5'd4;
```

```
parameter STATE RX DATA2= 5'd5;
parameter STATE RX DATA3= 5'd6;
parameter STATE RX DATA4= 5'd7;
parameter STATE_RX_DATA5= 5'd8;
parameter STATE TX1 = 5'd9;
parameter STATE TX DATA1 = 5'd10;
parameter STATE TX DATA2 = 5'd11;
parameter STATE TX DATA3 = 5'd12;
parameter STATE TX DATA4 = 5'd13;
parameter STATE TX BUSY = 5'd14;
parameter STATE START1 = 5'd15;
parameter STATE START2 = 5'd16;
parameter STATE END1 = 5'd17;
parameter STATE END2 = 5'd18;
parameter STATE_END3 = 5'd19;
// next state register with initial next state
reg [4:0] curr_state = STATE_CHECK_RX;
reg [4:0] next state = STATE CHECK RX;
// connectors for serial interface
wire tx busy flag;
wire rx rdy flag;
wire [7:0] ser data out;
reg [7:0] ser data in;
reg rx rdy clr = 0;
```

```
reg ser wr en = 0;
// ram selection values
parameter IMG IN RAM = 2'b0;
parameter INS RAM = 2'b10;
reg [1:0] ram sel = IMG IN RAM;
//other
reg [23:0] len cnt = 0;
reg [23:0] ins len = 0;
reg [23:0] input_img_len = 0;
reg [23:0] output read img len = 0; // from processor
reg imgo cnt sel = 0; // zero for normal , 1 - for processed out
parameter CMD DEC = 2'd0;
parameter CMD_RX = 2'd1;
parameter CMD TX = 2'd2;
reg [1:0] mode = CMD_DEC;
parameter BYTE RX INS = 8'd255;
parameter BYTE TX INS = 8'd254;
parameter BYTE RX IMG I = 8'd253;
parameter BYTE_TX_IMG I = 8'd252;
parameter BYTE READ IMG 0 = 8'd249;
```

```
parameter BYTE START = 8'd240;
parameter BYTE END = 8'd239;
always @(posedge clk) begin
    if (rst == 0) begin
        curr state <= STATE CHECK RX;</pre>
        next state <= STATE CHECK RX;</pre>
        mode <= CMD DEC;</pre>
        rx rdy clr <= 1'b0;</pre>
        ser wr en <= 1'b0;
        led rx <= 1'b1;</pre>
        led tx <= 1'b1;</pre>
    end
    case(curr state)
        STATE_CHECK_RX: begin
            if(rx_rdy_flag && !rx_rdy_clr) begin
                led rx <= 1'b0;</pre>
                case(mode) // select mode
                    CMD DEC: begin
                        case(ser data out)
                            BYTE RX IMG I: begin // receive image to
processor
                                 next_state <= STATE_RX1;</pre>
                                 curr state <= STATE CHECK RX;</pre>
                                 mode <= CMD RX;
                                 ram sel <= IMG IN RAM;</pre>
                            end
                            from processor
                                 curr state <= STATE TX1;</pre>
```

```
mode <= CMD TX;</pre>
                              ram sel <= IMG IN RAM;
                              imgo cnt sel <= 1'b0;</pre>
                          end
                          from processor
                              curr state <= STATE TX1;</pre>
                              mode <= CMD TX;</pre>
                              ram sel <= IMG IN RAM;
                              imgo cnt sel <= 1'b1;</pre>
                          end
                          BYTE RX INS: begin
                              next state <= STATE RX1;</pre>
                              curr_state <= STATE_CHECK_RX;</pre>
                              mode <= CMD RX;
                              ram sel <= INS RAM;
                          end
                          BYTE TX INS: begin // transmit image from
processor
                              curr_state <= STATE_TX1;</pre>
                              mode <= CMD TX;
                             ram sel <= INS RAM;
                          end
                          curr state <= STATE START1;</pre>
                              start flag <= 1'b1;</pre>
                          end
```

```
default: begin
                                    curr state <= STATE CHECK RX;</pre>
                                end
                           endcase
                       end
                       CMD RX: begin
                           curr_state <= next_state;</pre>
                       end
                       CMD TX: begin
                           curr_state <= next_state;</pre>
                       end
                       default: begin
                           curr_state <= STATE_CHECK_RX;</pre>
                       end
                  endcase
                  rx_rdy_clr <= 1'b1;</pre>
             end
             else if(end_flag) begin
                  curr_state <= STATE_END1;</pre>
                  output_read_img_len <= {5'b0, RK_val} + 24'b1; // assuming</pre>
RK goes from zero to last address
             end
             else begin
                  rx rdy clr <= 1'b0;</pre>
                  curr_state <= STATE_CHECK_RX;</pre>
                  led rx <= 1'b1;
             end
         end
```

```
STATE RX1: begin
                         // MSB1
    rx rdy clr <= 1'b0;</pre>
    next state <= STATE RX2;</pre>
    curr state <= STATE CHECK RX;</pre>
    if (ram sel == INS RAM) begin
        ins len[23:16] <= ser data out;</pre>
    end
    else begin
        input img len[23:16] <= ser_data_out;</pre>
    end
end
STATE_RX2: begin // MSB2
    next state <= STATE RX3;</pre>
    curr state <= STATE CHECK RX;</pre>
    if (ram_sel == INS_RAM) begin
        ins len[15:8] <= ser data out;</pre>
    end
    else begin
        input img len[15:8] <= ser data out;</pre>
    end
end
STATE RX3: begin // MSB3
    next_state <= STATE_RX_DATA1;</pre>
    curr state <= STATE CHECK RX;</pre>
    if (ram_sel == INS_RAM) begin
        ins len[7:0] <= ser data out;</pre>
    end
```

```
else begin
        input img len[7:0] <= ser data out;</pre>
    end
    len cnt <= 24'b0;</pre>
end
STATE RX DATA1: begin // write data to ram
    curr state <= STATE RX DATA2;</pre>
    if (ram sel == INS RAM) begin
        ram_ins_addr <= len_cnt[INS_ADDR_WIDTH-1:0];</pre>
        ram_ins_in <= ser_data_out;</pre>
        ram ins we <= 1'b1;
    end
    else begin
        ram_addr_img_in <= len_cnt[IMG_IN_ADDR_WIDTH-1:0];</pre>
        ram_data_in_img_in <= ser_data_out;</pre>
        ram we img in <= 1'b1;</pre>
    end
end
STATE RX DATA2: begin // idle cycle
    curr_state <= STATE_RX_DATA3;</pre>
end
STATE_RX_DATA3: begin // write data to ram
    curr state <= STATE RX DATA4;</pre>
    if (ram sel == IMG IN RAM) begin
        ram we img in <= 1'b0;
    end
    else begin
```

```
ram ins we \leftarrow 1'b0;
            end
        end
        STATE RX DATA4: begin
            curr state <= STATE RX DATA5;</pre>
            len cnt <= len cnt + 24'b1;</pre>
        end
        STATE RX DATA5: begin
            if(((len_cnt == input_img_len)&&(ram_sel == IMG_IN_RAM)) ||
                ((len cnt == ins len) && (ram sel == INS RAM)) ) begin
                curr_state <= STATE_CHECK_RX;</pre>
                mode <= CMD DEC;</pre>
            end
            else begin
                next_state <= STATE_RX_DATA1;</pre>
                curr_state <= STATE_CHECK_RX;</pre>
            end
        end
//**********************
        STATE TX1: begin // Initialise
           rx_rdy_clr <= 1'b0;</pre>
            curr state <= STATE TX DATA1;</pre>
            len cnt <= 24'b0;</pre>
        end
```

```
STATE TX DATA1: begin
    led tx <= 1'b0;</pre>
    curr state <= STATE TX BUSY;</pre>
    if (ram sel == IMG IN RAM) begin
        ram addr img in <= len cnt[IMG IN ADDR WIDTH-1:0];</pre>
    end
    else begin
        ram ins addr <= len cnt[INS ADDR WIDTH-1:0];</pre>
    end
end
STATE TX BUSY: begin
    if(tx_busy_flag) begin
        curr state <= STATE TX BUSY;</pre>
    end
    else begin
        curr state <= STATE TX DATA2;</pre>
    end
end
STATE TX DATA2: begin
    curr_state <= STATE_TX_DATA3;</pre>
    if (ram_sel == IMG_IN_RAM) begin
        ser data in <= ram data out img in;
    end
    else begin
        ser data in <= ram ins out;
    end
    ser wr en <= 1'b1;
end
```

```
STATE TX DATA3: begin
             curr state <= STATE TX DATA4;</pre>
             ser wr en <= 1'b0;
             len cnt <= len cnt + 24'b1;</pre>
         end
        STATE TX DATA4: begin
             if (((len cnt == input img len)&&(ram sel ==
IMG IN RAM) && (imgo cnt sel == 1'b0)) ||
                  ((len cnt == ins len) && (ram sel == INS RAM)) ||
                  ((len cnt == output read img len) && (ram sel ==
IMG_IN_RAM) && (imgo_cnt_sel == 1'b1))) begin
                 curr_state <= STATE_CHECK_RX;</pre>
                 mode <= CMD DEC;
             end
             else begin
                 curr state <= STATE TX DATA1;</pre>
             end
             led tx <= 1'b1;</pre>
         end
         STATE START1: begin
             rx rdy clr <= 1'b0;</pre>
             curr state <= STATE START2;</pre>
         end
         STATE START2: begin
             curr state <= STATE CHECK RX;</pre>
             start flag <= 1'b0;</pre>
        end
```

```
STATE END1: begin
            rx_rdy_clr <= 1'b0;</pre>
             if(tx_busy_flag) begin
                 curr state <= STATE END1;</pre>
             end
             else begin
                 curr state <= STATE END2;</pre>
                 ser data in <= 8'd239;
                 ser_wr_en <= 1'b1;
             end
        end
        STATE END2: begin
            curr state <= STATE END3;</pre>
        end
        STATE END3: begin // additional delay to avoid sending two
flags
            curr state <= STATE CHECK RX;</pre>
             ser_wr_en <= 1'b0;
        end
        default: begin
             curr_state <= STATE_CHECK_RX;</pre>
        end
    endcase
end
    uart uart1(ser_data_in,
        ser_wr_en,
```

```
clk,
tx,
tx_busy_flag,
rx,
rx_rdy_flag,
rx_rdy_clr,
ser_data_out);
```

## **UART Module**

```
module uart(input wire [7:0] din,
        input wire wr en,
        input wire clk 50m,
        output wire tx,
        output wire tx busy,
        input wire rx,
        output wire rdy,
        input wire rdy clr,
        output wire [7:0] dout);
wire rxclk en, txclk en;
baud rate gen uart baud(.clk 50m(clk 50m),
            .rxclk_en(rxclk_en),
            .txclk_en(txclk_en));
transmitter uart tx(.din(din),
            .wr en(wr en),
            .clk_50m(clk_50m),
            .clken(txclk en),
            .tx(tx),
            .tx_busy(tx_busy));
receiver uart_rx(.rx(rx),
         .rdy(rdy),
         .rdy_clr(rdy_clr),
         .clk_50m(clk_50m),
         .clken(rxclk en),
         .data(dout));
```

#### **Baud rate Generator**

```
module baud rate gen (input wire clk 50m,
            output wire rxclk en,
            output wire txclk en);
parameter RX ACC MAX = 500000000 / (115200 * 16);
parameter TX ACC MAX = 50000000 / 115200;
parameter RX ACC WIDTH = $clog2(RX ACC MAX);
parameter TX ACC WIDTH = $clog2(TX ACC MAX);
reg [RX ACC WIDTH - 1:0] rx acc = 0;
reg [TX ACC WIDTH - 1:0] tx acc = 0;
assign rxclk_en = (rx_acc == 5'd0);
assign txclk en = (tx acc == 9'd0);
always @(posedge clk 50m) begin
   if (rx acc == RX ACC MAX[RX ACC WIDTH - 1:0])
       rx acc <= 0;
   else
       end
always @(posedge clk 50m) begin
   if (tx acc == TX ACC MAX[TX ACC WIDTH - 1:0])
       tx acc <= 0;
   else
       end
```

#### Receiver

```
module receiver (input wire rx,
        output reg rdy,
        input wire rdy clr,
        input wire clk 50m,
        input wire clken,
        output reg [7:0] data);
initial begin
   rdy = 0;
   data = 8'b0;
end
parameter RX_STATE_START = 2'b00;
parameter RX_STATE_DATA = 2'b01;
parameter RX_STATE_STOP = 2'b10;
reg [1:0] state = RX_STATE_START;
reg [3:0] sample = 0;
reg [3:0] bitpos = 0;
reg [7:0] scratch = 8'b0;
always @(posedge clk 50m) begin
    if (rdy clr)
        rdy <= 0;
        if (clken) begin
            case (state)
            RX STATE START: begin
                if (!rx || sample != 0)
                    sample <= sample + 4'b1;</pre>
                if (sample == 15) begin
```

```
state <= RX STATE DATA;</pre>
         bitpos <= 0;
         sample <= 0;</pre>
         scratch <= 0;</pre>
    end
end
RX STATE DATA: begin
    sample <= sample + 4'b1;</pre>
    if (sample == 4'h8) begin
         scratch[bitpos[2:0]] <= rx;</pre>
         bitpos <= bitpos + 4'b1;</pre>
    end
    if (bitpos == 8 && sample == 15)
         state <= RX_STATE_STOP;</pre>
end
RX STATE STOP: begin
    if (sample == 15 || (sample >= 8 && !rx)) begin
         state <= RX_STATE_START;</pre>
         data <= scratch;</pre>
        rdy <= 1'b1;
         sample <= 0;</pre>
    end else begin
         sample <= sample + 4'b1;</pre>
    end
end
default: begin
    state <= RX_STATE_START;</pre>
end
endcase
```

end

end

## Transmitter

```
module transmitter (input wire [7:0] din,
           input wire wr en,
           input wire clk 50m,
           input wire clken,
           output reg tx,
           output wire tx busy);
initial begin
    tx = 1'b1;
end
parameter STATE_IDLE = 2'b00;
parameter STATE START = 2'b01;
parameter STATE_DATA = 2'b10;
parameter STATE_STOP = 2'b11;
reg [7:0] data = 8'h00;
reg [2:0] bitpos = 3'h0;
reg [1:0] state = STATE IDLE;
always @(posedge clk 50m) begin
    case (state)
    STATE IDLE: begin
        if (wr en) begin
            state <= STATE START;</pre>
            data <= din;</pre>
           bitpos <= 3'h0;
        end
    end
    STATE START: begin
        if (clken) begin
           tx <= 1'b0;
```

```
state <= STATE DATA;</pre>
         end
    end
    STATE DATA: begin
         if (clken) begin
             if (bitpos == 3'h7)
                 state <= STATE STOP;</pre>
             else
                 bitpos <= bitpos + 3'h1;</pre>
             tx <= data[bitpos];</pre>
         end
    end
    STATE_STOP: begin
         if (clken) begin
             tx <= 1'b1;
             state <= STATE IDLE;</pre>
         end
    end
    default: begin
        tx <= 1'b1;
        state <= STATE_IDLE;</pre>
    end
    endcase
end
assign tx_busy = (state != STATE_IDLE);
endmodule
Cache Top Module
module CacheTop#(
             DATA_WIDTH
                                            =8,
parameter
```

```
ADDRESS LENGTH
                                         =19,
parameter
parameter
              TAG LENGTH
                                         =9,
              CASHE ADDRESS LENGTH
parameter
                                         =10,
parameter
              CASHE BIT DEPTH
                                          =2
)
(
input
                                          Clk,
                                          ResetFlag,
input
input
                                          ProcessorWriteEnIn,
input
                                          ProcessorReadEnIn,
input
            [(DATA WIDTH-1):0]
                                          ProcessorDataIn,
            [(ADDRESS LENGTH-1):0]
                                          ProcessorAddressIn,
input
                                          ProcessorWriteReadyOut,
output
output
                                          ProcessorReadReadyOut,
            [(DATA WIDTH-1):0]
output
                                          ProcessorDataOut,
input
                                          DdrWriteReadyIn,
input
                                          DdrReadReadyIn,
input
                 [(DATA_WIDTH-1):0]
                                          DdrDataIn,
                                          DdrWriteEnOut,
output
output
                                          DdrReadEnOut,
output
            [(DATA WIDTH-1):0]
                                          DdrDataOut,
output
           [(ADDRESS LENGTH-1):0]
                                          DdrAddressOut,
output
                                          cache hit,
output
                                          cache miss
);
```

```
[(ADDRESS LENGTH-CASHE ADDRESS LENGTH-1):0] Tag Compare AddressBUS;
                                                 Compare Fsm WIRE;
wire
                                                 Valid Fsm WIRE;
wire
wire
                                                 Fsm CacheMem WriteEn Wire;
                                                 Fsm DataOutMux Select Wire;
wire
wire
Fsm CacheAddressMux Select Wire;
                                                 Fsm TagMem WriteEn Wire;
wire
                                                 Fsm ValidMem WriteEn Wire;
wire
                                                 Fsm ValidMem DataBit Wire;
wire
wire [(CASHE ADDRESS LENGTH-1):0]
Fsm CacheAddressMux AddressBUS;
wire [(CASHE ADDRESS LENGTH-1):0]
CacheAddressMux CacheMem AddressBUS;
wire [(DATA WIDTH-1):0]
CacheMem CacheAddressMux DataBUS;
wire
                                                 InterConnect;
assign ProcessorDataIn=InterConnect;
assign InterConnect=DdrDataOut;
//control Element FSM
FSMControl FSMControl(
    .WriteIn
                                     (ProcessorWriteEnIn),
    .ReadIn
                                     (ProcessorReadEnIn),
    .Match
                                     (Compare Fsm WIRE),
    .Valid
                                     (Valid Fsm WIRE),
    .Clk
                                     (Clk),
                                     (ResetFlag),
    .ResetFlag
    .Memory Cache Read Ready
                                     (DdrReadReadyIn),
    .Memory Cache Write Ready
                                    (DdrWriteReadyIn),
    .Processor_Cache_Address
                                    (ProcessorAddressIn),
```

```
(Fsm CacheMem WriteEn Wire),
   .Cache Write Enable
// 1= write to cashs
   memory
   = processor 1= fsm address
   .Ram Write
                               (DdrWriteEnOut), // 0 = memory 1= fsm
addres
   .Ram Read
                               (DdrReadEnOut),
   .Tag Write
                               (Fsm TagMem WriteEn Wire),
   .Valid Write
                               (Fsm ValidMem WriteEn Wire),
   .Valid Bit
                               (Fsm ValidMem DataBit Wire),
   .Cache Processor Read Ready
                              (ProcessorReadReadyOut),
   .Cache Processor Write Ready (ProcessorWriteReadyOut),
   .Cache RAMportB Address
                              (DdrAddressOut),
   .Cache DataCache Address
                              (Fsm CacheAddressMux AddressBUS),
//10 bits
   .cache hit (cache hit),
   .cache miss(cache miss)
);
//RAMS VAlid CacheMen and Tag
TagRam TagRam (
   .Address
                            (ProcessorAddressIn[9:2]), //only 8 bits
from the total 10 TAG = 10-2*
                            (ProcessorAddressIn[(ADDRESS LENGTH-
   .TagIn
1): CASHE ADDRESS LENGTH]),
                           (Fsm TagMem_WriteEn_Wire),
   .Write
   .Clk
                            (Clk),
   .TagOut
                            (Tag Compare AddressBUS)
);
```

```
Validcache Validcache (
    .Address
                                 (ProcessorAddressIn[9:2]),
    .ValidIn
                                 (Fsm ValidMem DataBit Wire),
    .Write
                                 (Fsm ValidMem WriteEn Wire),
                                 (ResetFlag),
    .Reset
    .Clk
                                 (Clk),
    .ValidOut
                                 (Valid Fsm WIRE)
);
CacheDataRam CacheDataRam1 (
    .Address
                                 (CacheAddressMux CacheMem AddressBUS),
                                 (DdrDataIn),
    .DataIn
                                 (Fsm CacheMem WriteEn Wire),
    .Write
    .Clk
                                 (Clk),
                                 (CacheMem CacheAddressMux DataBUS)
    .DataOut
);
//Muxes CacheAddressMux and DoutMux
CacheAddressMux CacheAddressMux (
    .Select
                                 (Fsm_CacheAddressMux_Select_Wire),
                                 (Fsm CacheAddressMux AddressBUS),
    .FSMAddress
    .ProcessorAddress
                                 (ProcessorAddressIn[(CASHE ADDRESS LENGTH-
1):0]),
    .Address
                                 (CacheAddressMux_CacheMem_AddressBUS)
);
DoutMux DoutMux (
    .Select
                                 (Fsm_DataOutMux_Select_Wire),
```

# FPGA BASED PROCESSOR IMPLEMENTATION ELECTRONIC AND TELECOMMUNICATION DEPARTMENT – UNIVERSITY OF MORATUWA

```
(CacheMem CacheAddressMux DataBUS),
    .CashData
    .MemData
                                 (DdrDataIn),
    .DataOut
                                 (ProcessorDataOut)
);
//other
Compare Compare (
                                 (Tag_Compare_AddressBUS),
    .CashTag
    .MemTag
                                 (ProcessorAddressIn[(ADDRESS LENGTH-
1):CASHE_ADDRESS_LENGTH]),
    .Match
                                 (Compare_Fsm_WIRE)
);
```

### Endmodule

#### **Cache Controller FSM**

```
module FSMControl#(
parameter
           ADDRESS LENGTH
                                    =19
(
input
                                    WriteIn,
input
                                            ReadIn,
                                    Match,
input
input
                                    Valid,
input
                                    Clk,
input
                                    ResetFlag,
input
                                    Memory Cache Read Ready,
                                    Memory_Cache_Write_Ready,
input
input
         [18:0]
                                    Processor_Cache_Address,
                                                          // 1= write to cashs
output reg
                                    Cache_Write_Enable,
                                    Select_DataOut_Memory_cache,
output reg
                                                                   // 1 = memory
                                    output reg
fsm address
                                    Ram Write, // 0 = memory 1= fsm addres
output reg
                                    Ram Read,
output reg
output reg
                                    Tag Write,
                                    Valid Write,
output reg
                                    Valid Bit,
output reg
output reg
                                    Cache Processor Read Ready,
output reg
                                    Cache_Processor_Write_Ready,
output reg [18:0]
                                    Cache_RAMportB_Address,
output reg [9: 0]
                                    Cache DataCache Address, //10 bits
                                    cache hit,
output reg
                                    cache miss
output reg
);
```

```
reg Write Sample
                                                =0;
     reg MReady Read sample
                                                =0;
     reg MReady_Write_sample
                                                =0;
    reg Read_Sample
                                                =0;
     reg [18:0] Address sample
                                                =19'd0;
     reg [16:0] Address temp
                                                =19'd0;
     reg [1:0] temp
                                                =2'd0;
    localparam [2:0] idle=3'd0, Write_Wait=3'd1, Read_Wait=3'd2,
Data_Load_1st=3'd3,Data_Load_2nd=3'd4,Data_Load_3rd=3'd5,Reset_State=3'd6;
                                                =3'd0;
    reg [2:0] state
     always @(negedge Clk)
    begin
       Write Sample
                                                <= WriteIn;
       Read Sample
                                                <= ReadIn;
       MReady Read sample
                                                <= Memory_Cache_Read_Ready;</pre>
       MReady Write sample
                                                <= Memory Cache Write Ready;
       Address_sample
                                                <=Processor Cache Address;
       if(ResetFlag) begin
        end
     end
     always @(posedge Clk)
    begin
        case (state)
            idle: if(Read_Sample) begin
                        if (Match && Valid) begin
                            Cache Processor Read Ready
                                                                    <=1'd1;
                            state
                                                                    <=Reset State;
                            cache hit
                                                                    <= 1;
                        end
                        else begin
                                                            <=1'd1; //1 = to cache
                            Select_CacheAddrss_FSM_Address
address from fsm
```

```
Cache_RAMportB_Address
                                                                     <=Address sample; // first
address to memory
                            Ram_Read
                                                                     <=1'd1;
                            Cache Write Enable
                                                                     <=1'd1;
                            Cache DataCache Address
                                                                     <=Address sample[9:0];
                            Address_temp
                                                                     <=Address_sample[18:2];
                            temp[1:0]
                                                                     <=Address_sample[1:0]+1;
                            Select_DataOut_Memory_cache
                                                                     <=1'd1;
                                                                                 // first data
from memory
                            Valid_Bit
                                                                     <=1'd1;
                            Valid Write
                                                                     <=1'd1;
                                                                     <=1'd1;
                            Tag Write
                            state
                                                                     <=Read_Wait;
                            cache_miss
                                                                     <= 1;
                        end
                    end
                    else if (Write_Sample) begin
                        if (Match && Valid) begin
                            Valid Bit
                                                                     <=1'd0;
                            Valid Write
                                                                     <=1'd1;
                            Cache_RAMportB_Address
                                                                     <=Address_sample;
                            Ram_Write
                                                                     <=1'd1;
                                                                     <= Write Wait;
                            state
                        end
                        else begin
                            state
                                                                     <= Write_Wait;
                            Cache_RAMportB_Address
                                                                     <=Address sample;
                                                                     <=1'd1;
                            Ram Write
                        end
                    end
                    else begin
                                                                     <=idle;
                        state
                    end
            Reset State: begin
                                Cache_Processor_Read_Ready
                                                                     <=1'd0;
                                Cache Processor Write Ready
                                                                     <=1'd0;
                                Valid Write
                                                                     <=1'd0;
```

# FPGA BASED PROCESSOR IMPLEMENTATION ELECTRONIC AND TELECOMMUNICATION DEPARTMENT – UNIVERSITY OF MORATUWA

```
Valid Bit
                                                                     <=1'd1;
                                                                     <=1'd0;
                                Ram_Write
                                                                     <=1'd0;
                                Tag_Write
                                Select CacheAddrss FSM Address
                                                                     <=1'd0;
                                Select DataOut Memory cache
                                                                     <=1'd0;
                                Cache_Write_Enable
                                                                     <=1'd0;
                                                                     <=idle;
                                state
                                cache hit
                                                                     <= 0;
                            end
            Write_Wait: if(MReady_Write_sample) begin
                                Cache Processor Write Ready
                                                                     <=1'd1;
                                Ram Write
                                                                     <=1'd0;
                                state
                                                                     <=Reset_State;
                            else begin
                                Valid_Write
                                                                     <=1'd0;
                                Ram_Write
                                                                     <=1'd0; //only for 1
clock cycle
                                                                     <=Write Wait;
                                state
                            end
            Read_Wait: if(MReady_Read_sample) begin
                                                                                   //1st data in
the cache
                                Ram Read
                                                                     <=1'd1;
                                                                     <={Address_temp,(temp[1:0])};
                                Cache_RAMportB_Address
//addresing 2nd data
                                Cache DataCache Address
<={Address temp[7:0],temp[1:0]}; //geting ready for 2nd Data input
                                                                    <=1'd1;
                                Cache_Processor_Read_Ready
                                temp[1:0]
                                                                     <=temp+1;
                                                                     <=Data Load 1st;
                                state
                                cache miss
                                                                     <= 0;
                            end
                            else begin
                                Ram Read
                                                                     <=1'd0;
//fist clock after addressing
                                Tag Write
                                                                     <=1'd0;
                                Valid Write
                                                                     <=1'd0;
```

```
state
                                                                     <=Read Wait;
                                                                     <= 0;
                                cache_miss
                            end
            Data Load 1st:if(MReady Read sample) begin
                                                                                   //2nd data in
the cache
                                Cache Processor Read Ready <=1'd0;
                                Ram_Read
                                                                     <=1'd1;
                                Cache RAMportB Address
                                                                     <={Address temp,temp[1:0]};
//addresing 3rd data
                                Cache_DataCache_Address
<={Address_temp[7:0],temp[1:0]}; //geting ready for 3rd Data input
                                temp[1:0]
                                                                     <=temp+1;
                                                                     <=Data Load 2nd;
                                state
                            end
                            else begin
                                Cache Processor Read Ready <=1'd0;
                                                                     <=1'd0;
                                Ram Read
                                state
                                                                     <=Data Load 1st;
                            end
            Data_Load_2nd:if(MReady_Read_sample) begin
                                                                                   //3rd data in
the cache
                                Ram Read
                                                                     <=1'd1;
                                Cache_RAMportB_Address
                                                                     <={Address_temp,temp[1:0]};
//addresing 4th data
                                Cache DataCache Address
={Address_temp[7:0],temp[1:0]}; //geting ready for 4th Data input
                                temp[1:0]
                                                                     <=temp+1;
                                state
                                                                     <=Data Load 3rd;
                            end
                            else begin
                                Ram Read
                                                                     <=1'd0;
                                state
                                                                     <=Data_Load_2nd;
                            end
            Data Load 3rd:if (MReady Read sample) begin
                                                                                   //4th data in
the cache
                                                                     <=2'd0:
                                temp
```

# FPGA BASED PROCESSOR IMPLEMENTATION ELECTRONIC AND TELECOMMUNICATION DEPARTMENT – UNIVERSITY OF MORATUWA

```
end
else begin

Ram_Read <=1'd0;
state <=Data_Load_3rd;
end

default: state <=idle;
endcase
end
endmodule</pre>
```

## **Cache Memory**

```
module CacheDataRam#(
=8,
=10
)
(
input
         [(CACHE ADDR SIZE-1):0] Address,
          [(DATA WIDTH-1):0]
input
                               DataIn,
input
                               Write,
input
                               Clk,
output reg [(DATA WIDTH-1):0]
DataOut
);
      [(DATA_WIDTH-1):0] DataRam[0:(2**(CACHE_ADDR_SIZE)-1)];
reg
always @ (negedge Clk) begin
  DataRam[Address]
                                  =DataIn;
  end
end
always @ (negedge Clk) begin // Read
  DataOut
                                     =DataRam[Address];
end
endmodule
Tag Memory
module TagRam #(
         TAG ADDR WIDTH
                               =8,
parameter
```

```
parameter TAG LENGTH
                                  =9
(
input [(TAG_ADDR_WIDTH-1):0] Address, //only 8 bits from the
total 10 TAG = 10-2*
     [(TAG LENGTH-1):0]
                                  TagIn,
input
                                   Write,
input
input
                                   Clk,
output reg [(TAG LENGTH-1):0]
                                   TagOut
);
       [TAG_LENGTH-1:0] TagRam[0:(2**TAG_ADDR_WIDTH-1)];
always @ (negedge Clk) // Write
  if (Write) begin
  TagRam[Address]
                                  = TagIn;
  end
always @ (negedge Clk) begin // Read
  TagOut
                                  = TagRam[Address];
end
endmodule
Valid Memory
module Validcache #(
parameter TAG_ADDR_WIDTH
                                 =8
)
(
     [(TAG_ADDR_WIDTH-1):0] Address,
input
```

```
input
                                           ValidIn,
input
                                           Write,
input
                                           Reset,
input
                                           Clk,
output
            reg
                                           ValidOut
);
            [(2**TAG ADDR WIDTH-1):0] ValidBits;
reg
integer i;
always @ (negedge Clk)  // Write or Reset
  if (Write && !Reset) begin  // Write
      ValidBits[Address]
                                              = ValidIn;
  end
                                    // Reset
  else if (Reset)
     for (i=0; i<(2**TAG_ADDR_WIDTH-1); i=i+1)</pre>
       ValidBits[i]
                                          = 0;
always @ (negedge Clk) begin // Read
  ValidOut
                                          = ValidBits[Address];
end
endmodule
Data Output multiplexer
module DoutMux#(
=8
)
(
          [1:0]
input
                                     Select,
input
           [(DATA WIDTH-1):0]
                                     CashData,
```

```
input [(DATA_WIDTH-1):0]
                                   MemData,
output reg [(DATA_WIDTH-1):0] DataOut
   );
    always @*
    begin
       case (Select)
          1'b1: begin
                     DataOut=MemData;
                  end
          1'b0: begin
                     DataOut=CashData;
                 end
       endcase
   end
endmodule
```

# **Cache Address Multiplexer**

```
module CacheAddressMux#(
=10
)
input
                                   Select,
          [(ADDRESS_WIDTH-1):0] FSMAddress,
input
            [(ADDRESS_WIDTH-1):0] ProcessorAddress,
input
           [(ADDRESS WIDTH-1):0]
output reg
                                     Address
   );
    always @*
    begin
       case (Select)
          1'b1: begin
                     Address=FSMAddress;
                 end
          1'b0: begin
                     Address=ProcessorAddress;
                  end
       endcase
   end
endmodule
Compare Module
module Compare#(
            TAG_LENGTH
parameter
                                   =9
)
```

```
input
             [(TAG LENGTH-1):0]
                                        CashTag,
              [(TAG_LENGTH-1):0]
input
                                        MemTag,
output reg
                                        Match
);
    always @*
    begin
        if (CashTag==MemTag)begin
            Match
                                                    =1'b1;
        end else begin
            Match
                                                    =1'b0;
        end
     end
endmodule
```

#### 11.2Matlab Codes for FPGA services

```
1.5.1.program
1.5.2. write_mem
1.5.3. mem_write_verify
1.5.4. ImageIn
1.5.5. load_image
1.5.6. execute
1.5.7 build_image
1.5.8 Gauss_dwnSmpl3_while
1.5.9. Read_mem
```

#### **Program**

```
function program(filename, COM, baud rate)
%filename = 'addsum.byt'; % PROGRAM FILE
delimiterIn = '\n';
%headerlinesIn = 1;
ins array = importdata(filename, delimiterIn);
ins array = bin2dec(num2str(ins array));
ins array = ins array'; % flatten to 1 row
display('Programming....');
tic
v = mem write verify('program', ins array, COM, baud rate);
toc
if v
    display('Program Success');
else
    display('Program FAILED');
end
```

#### write\_mem

```
function write_mem(mem_sel,byte_array,COM,baud_rate)

if strcmp(mem_sel,'program')
    mem_byte = 255;
elseif strcmp(mem_sel,'input')
    mem_byte = 253;
elseif strcmp(mem_sel,'output')
    mem_byte = 251;
else
    mem_byte = 0;
end

if mem_byte ~= 0
```

```
s = serial(COM, 'BaudRate', baud rate); %com8 19200
        fopen(s);
        datalen = length(byte array);
        data bin = fliplr(de2bi(datalen));
        data bin = [zeros(1, max(0, 24 - numel(data bin))), data bin];
        MSB1 = binaryVectorToDecimal(data bin(1:8));
        MSB2 = binaryVectorToDecimal(data_bin(9:16));
        MSB3 = binaryVectorToDecimal(data bin(17:24));
        seq = [mem byte MSB1 MSB2 MSB3 byte array];
        % writing
        for i = 1:1:length(seq)
            %display(seq(i));
            %while (~strcmp(s.TransferStatus, 'idle'))
            fwrite(s, seq(i), 'uint8');
        end
        fclose(s);
        delete(s);
        clear s;
    end
end
```

### mem\_write\_verify

```
function verified = mem_write_verify(mem_sel,byte_array,COM,baud_rate)
  write_mem(mem_sel,byte_array,COM,baud_rate);
  read_array = read_mem(mem_sel,COM,baud_rate);

if (isequal(byte_array,read_array))
    verified = 1;
  else
    verified = 0;
  end
end
```

#### **ImageIn**

function ImageIn(image,image bytefile)

```
Im = imread(image);
ImGr = rgb2gray(Im);
[h,w] = size(ImGr);
ImGr=transpose(ImGr);%check if needed.
OneD Im = double(ImGr(:));
fileID = fopen(image bytefile, 'w');
%h1 =dec2bin(h,8);
%w1 = dec2bin(w, 8);
h bin = fliplr(de2bi(h));
h bin = [zeros(1, max(0, 16 - numel(h bin))), h bin];
h MSB1 = binaryVectorToDecimal(h bin(1:8));
h MSB2 = binaryVectorToDecimal(h bin(9:16));
w bin = fliplr(de2bi(w));
w bin = [zeros(1, max(0, 16 - numel(w bin))), w bin];
w MSB1 = binaryVectorToDecimal(w bin(1:8));
w MSB2 = binaryVectorToDecimal(w bin(9:16));
fprintf(fileID,'%s \n', dec2bin(h MSB1,8));
fprintf(fileID, '%s \n', dec2bin(h MSB2, 8));
fprintf(fileID,'%s \n',dec2bin(w_MSB1,8));
fprintf(fileID,'%s \n',dec2bin(w MSB2,8));
for i = 1:h*w
    pixel = OneD Im(i);
    fprintf(fileID, '%s \n', dec2bin(pixel, 8));
end
fclose(fileID);
end
load_image
function load image(filename, COM, baud rate)
%filename = 'ByteIMG4.txt'; % PROGRAM FILE
delimiterIn = '\n';
%headerlinesIn = 1;
img array = importdata(filename, delimiterIn);
img array = bin2dec(num2str(img array));
img array = img array'; % flatten to 1 row
display('Loading....');
v = mem_write_verify('input',img_array,COM, baud rate);
toc
if v
    display('Loading Success');
```

```
else
    display('Loading FAILED');
end
execute
function execute(COM, baud rate)
s = serial(COM, 'BaudRate', baud rate);
fopen(s);
fwrite(s,240,'uint8');
display('Executing');
while(~s.BytesAvailable) % wait for end byte to come
end
toc
byte end = fread(s,1,'uint8');
if(byte end == 239)
    display('Executed');
else
    display('ERROR');
end
fclose(s);
delete(s);
clear s;
end
build_image
function build image (byte arr, image, output image bytefile, output image)
    %save('output img.txt','byte arr');
    fileID = fopen(output_image_bytefile,'w');
    for i=1:1:length(byte arr)
        fprintf(fileID,'%u \n',byte arr(i));
    end
    fclose(fileID);
    Im=imread(image);
    ImGr = rgb2gray(Im);
    [input h,input w] = size(ImGr);
    h = floor(input h/2);
    w = floor(input w/2);
    img = reshape(byte arr,w,h);
    %img = reshape(byte arr, 128, 128);
    img = (img')/255;
```

```
imwrite(img,output image);
    figure
    imshow(img);
end
```

#### Gauss dwnSmpl3 while

```
function Gauss dwnSmpl3 while(image,output image bytefile)%
% NOT in assembly
Im=imread(image);
ImGr = rgb2gray(Im);
% registers RH and RW loaded by two specific memory locations in RAM
% loaded by UART
[h,w] = size(ImGr);
% NOT in assembly
figure
imshow(ImGr);
ImGr=transpose(ImGr);
% input flat image RAM
OneD Im = double(ImGr(:));
% output flat image RAM
temp Im = zeros(floor(h/2)*floor(w/2),1);
% RAM address pointer for output image (register) ARK
k = 0:
Conv sum=double(0); % NOT in assembly
% hard coded in assembly
ker centre = 4; %4
ker middle = 2;%2
ker corner = 1;%1
ker sum = ker corner*4 + ker middle*4 + ker centre;
응응응응응응응응응응응응응
% register RJ
j = 0;
                sampling pointer
% register RX
x = 0;
while j <= h - 2 % for do-while -2 not needed
   j = j+2;
   x = x + w;
                      % increment row
   % register RI
   i = 0;
   while i \le w - 2 % for do-while -2 not needed
       i = i + 2;
       x = x + 2; % increment 2:1 coloumn
```

```
% register RS
    Conv_sum = 0;
    %following must be in this order grays and yellows
    Conv sum = Conv sum + (OneD Im(x)*ker centre);
    x = x - w;
    Conv sum = Conv sum + (OneD Im(x)*ker middle);
    x = x - 1;
    Conv sum = Conv sum + (OneD Im(x)*ker corner);
    x = x + w;
    Conv sum = Conv sum + (OneD Im(x)*ker\ middle); %x-1
    if (h-j) \sim = 0
        x = x + w;
        Conv sum = Conv sum + (OneD Im(x)*ker corner);
        x = x + 1;
        Conv sum = Conv sum + (OneD Im(x)*ker middle); %x+w
    else
       x = x + 1;
        x = x + w;
    end
    if (w-i) \sim = 0
        x = x + 1;
        if (h-j) \sim = 0
           Conv sum = Conv sum + (OneD Im(x)*ker corner); %x+w+1
           x = x - w;
        else
           x = x - w;
            Conv sum = Conv sum + (OneD Im(x)*ker corner); %x+1
        end %x+1
        Conv sum = Conv sum + (OneD Im(x)*ker middle);
        x = x - w;
        Conv sum = Conv sum + (OneD Im(x)*ker corner); %x-w+1
       x = x + w;
       x = x - 1;
    else
        x = x - w;
    end
    Conv sum = floor(Conv sum/(ker sum));
    k = k + 1;
    temp Im(k) = Conv sum;
end
%if w is odd add 1 for i incremnts to equal to w ADDRXAC
if w - i ~= 0
   x = x + 1;
end
```

end

```
fil ds Im = uint8(temp Im);
%filename = 'output img4.txt'; % PROGRAM FILE
filename = output image bytefile;
delimiterIn = ' \n';
%headerlinesIn = 1;
img array = uint8(importdata(filename,delimiterIn));
cpu img = reshape(img array, [floor(w/2), floor(h/2)]);
figure
imshow(cpu_img');
title('down sampled- CPU');
% img array - CPU downsampled one dimensional image byte array
% fil ds Im - Matlab downsampled one dimensional image byte array
ssd = fil ds Im - img array;
ssd img = reshape(ssd, [floor(w/2), floor(h/2)]);
ssd = ssd .* ssd;
ssd tot = sum(ssd);
display(ssd tot);
result = reshape(fil ds Im, [floor(w/2), floor(h/2)]);
figure
imshow(result');
title('down sampled- MATLAB');
figure
imshow(ssd img);
title('ssd');
end
Read mem
function mem out = read mem(mem sel,COM,baud rate)
    if strcmp(mem_sel,'program')
        mem byte = 254;
    elseif strcmp(mem_sel,'input')
       mem byte = 252;
    elseif strcmp(mem sel, 'output')
       mem byte = 250;
    elseif strcmp(mem sel, 'read')
       mem byte = 249;
    else
        mem byte = 0;
    end
    if mem byte \sim= 0
        s = serial(COM, 'BaudRate', baud rate); %com8
```

s.InputBufferSize = 270000; %8192; % increase buffer size if

neccessary

```
fopen(s);
        fwrite(s,mem byte,'uint8');
        dataout = [];
        while(~s.BytesAvailable) % wait for first byte to come
        %pause(0.01);
        i = 0;
        while(s.BytesAvailable)
            i = i + 1;
            %display(i);
            dataout = [dataout fread(s,1,'uint8')];
        end
        fclose(s);
        delete(s);
        clear s;
        mem out = dataout;
    end
end
```